欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S90F1020C4N 参数 Datasheet PDF下载

EP2S90F1020C4N图片预览
型号: EP2S90F1020C4N
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix II系列提供了以下功能 [The Stratix II family offers the following features]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 238 页 / 2897 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2S90F1020C4N的Datasheet PDF文件第129页浏览型号EP2S90F1020C4N的Datasheet PDF文件第130页浏览型号EP2S90F1020C4N的Datasheet PDF文件第131页浏览型号EP2S90F1020C4N的Datasheet PDF文件第132页浏览型号EP2S90F1020C4N的Datasheet PDF文件第134页浏览型号EP2S90F1020C4N的Datasheet PDF文件第135页浏览型号EP2S90F1020C4N的Datasheet PDF文件第136页浏览型号EP2S90F1020C4N的Datasheet PDF文件第137页  
Hot Socketing & Power-On Reset  
IIOPIN is the current at any user I/O pin on the device. This specification  
takes into account the pin capacitance, but not board trace and external  
loading capacitance. Additional capacitance for trace, connector, and  
loading needs must be considered separately. For the AC specification,  
the peak current duration is 10 ns or less because of power-up transients.  
For more information, refer to the Hot-Socketing & Power-Sequencing  
Feature & Testing for Altera Devices white paper.  
A possible concern regarding hot-socketing is the potential for latch-up.  
Latch-up can occur when electrical subsystems are hot-socketed into an  
active system. During hot-socketing, the signal pins may be connected  
and driven by the active system before the power supply can provide  
current to the device's VCC and ground planes. This condition can lead to  
latch-up and cause a low-impedance path from VCC to ground within the  
device. As a result, the device extends a large amount of current, possibly  
causing electrical damage. Nevertheless, Stratix II devices are immune to  
latch-up when hot-socketing.  
The hot socketing feature turns off the output buffer during the power-up  
event (either VCCINT, VCCIO, or VCCPD supplies) or power down. The hot-  
socket circuit will generate an internal HOTSCKTsignal when either  
VCCINT, VCCIO, or VCCPD is below threshold voltage. The HOTSCKTsignal  
will cut off the output buffer to make sure that no DC current (except for  
weak pull up leaking) leaks through the pin. When VCC ramps up very  
slowly, VCC is still relatively low even after the POR signal is released and  
the configuration is finished. The CONF_DONE, nCEO, and nSTATUSpins  
fail to respond, as the output buffer can not flip from the state set by the  
hot socketing circuit at this low VCC voltage. Therefore, the hot socketing  
circuit has been removed on these configuration pins to make sure that  
they are able to operate during configuration. It is expected behavior for  
these pins to drive out during power-up and power-down sequences.  
Hot Socketing  
Feature  
Implementation  
in Stratix II  
Devices  
Each I/O pin has the following circuitry shown in Figure 4–1.  
Altera Corporation  
May 2007  
4–3  
Stratix II Device Handbook, Volume 1  
 复制成功!