欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S90F1020C4N 参数 Datasheet PDF下载

EP2S90F1020C4N图片预览
型号: EP2S90F1020C4N
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix II系列提供了以下功能 [The Stratix II family offers the following features]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 238 页 / 2897 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2S90F1020C4N的Datasheet PDF文件第118页浏览型号EP2S90F1020C4N的Datasheet PDF文件第119页浏览型号EP2S90F1020C4N的Datasheet PDF文件第120页浏览型号EP2S90F1020C4N的Datasheet PDF文件第121页浏览型号EP2S90F1020C4N的Datasheet PDF文件第123页浏览型号EP2S90F1020C4N的Datasheet PDF文件第124页浏览型号EP2S90F1020C4N的Datasheet PDF文件第125页浏览型号EP2S90F1020C4N的Datasheet PDF文件第126页  
Configuration  
Table 3–5. Stratix II Configuration Features (Part 2 of 2)  
Configuration  
Configuration Method  
Scheme  
RemoteSystem  
Upgrade  
Design Security Decompression  
PPA  
MAX II device or microprocessor and  
flash device  
v
JTAG  
Download cable (4)  
MAX II device or microprocessor and  
flash device  
Notes for Table 3–5:  
(1) In these modes, the host system must send a DCLKthat is 4× the data rate.  
(2) The enhanced configuration device decompression feature is available, while the Stratix II decompression feature  
is not available.  
(3) Only remote update mode is supported when using the AS configuration scheme. Local update mode is not  
supported.  
(4) The supported download cables include the Altera USB Blaster universal serial bus (USB) port download cable,  
MasterBlaster serial/USB communications cable, ByteBlaster II parallel port download cable, and the  
ByteBlasterMV parallel port download cable.  
f
See the Configuring Stratix II & Stratix II GX Devices chapter in volume 2  
of the Stratix II Device Handbook or the Stratix II GX Device Handbook for  
more information about configuration schemes in Stratix II and  
Stratix II GX devices.  
Device Security Using Configuration Bitstream Encryption  
Stratix II FPGAs are the industry’s first FPGAs with the ability to decrypt  
a configuration bitstream using the Advanced Encryption Standard  
(AES) algorithm. When using the design security feature, a 128-bit  
security key is stored in the Stratix II FPGA. To successfully configure a  
Stratix II FPGA that has the design security feature enabled, it must be  
configured with a configuration file that was encrypted using the same  
128-bit security key. The security key can be stored in non-volatile  
memory inside the Stratix II device. This non-volatile memory does not  
require any external devices, such as a battery back-up, for storage.  
3–8  
Stratix II Device Handbook, Volume 1  
Altera Corporation  
May 2007  
 复制成功!