欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S90F1020C4N 参数 Datasheet PDF下载

EP2S90F1020C4N图片预览
型号: EP2S90F1020C4N
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix II系列提供了以下功能 [The Stratix II family offers the following features]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 238 页 / 2897 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2S90F1020C4N的Datasheet PDF文件第114页浏览型号EP2S90F1020C4N的Datasheet PDF文件第115页浏览型号EP2S90F1020C4N的Datasheet PDF文件第116页浏览型号EP2S90F1020C4N的Datasheet PDF文件第117页浏览型号EP2S90F1020C4N的Datasheet PDF文件第119页浏览型号EP2S90F1020C4N的Datasheet PDF文件第120页浏览型号EP2S90F1020C4N的Datasheet PDF文件第121页浏览型号EP2S90F1020C4N的Datasheet PDF文件第122页  
SignalTap II Embedded Logic Analyzer  
f
For more information on JTAG, see the following documents:  
The IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing for Stratix II &  
Stratix II GX Devices chapter of the Stratix II Device Handbook,  
Volume 2 or the Stratix II GX Device Handbook, Volume 2  
Jam Programming & Test Language Specification  
Stratix II devices feature the SignalTap II embedded logic analyzer, which  
monitors design operation over a period of time through the IEEE  
Std. 1149.1 (JTAG) circuitry. You can analyze internal logic at speed  
without bringing internal signals to the I/O pins. This feature is  
particularly important for advanced packages, such as FineLine BGA®  
packages, because it can be difficult to add a connection to a pin during  
the debugging process after a board is designed and manufactured.  
SignalTap II  
Embedded Logic  
Analyzer  
The logic, circuitry, and interconnects in the Stratix II architecture are  
configured with CMOS SRAM elements. Altera® FPGA devices are  
reconfigurable and every device is tested with a high coverage  
production test program so you do not have to perform fault testing and  
can instead focus on simulation and design verification.  
Configuration  
Stratix II devices are configured at system power-up with data stored in  
an Altera configuration device or provided by an external controller (e.g.,  
a MAX® II device or microprocessor). Stratix II devices can be configured  
using the fast passive parallel (FPP), active serial (AS), passive serial (PS),  
passive parallel asynchronous (PPA), and JTAG configuration schemes.  
The Stratix II device’s optimized interface allows microprocessors to  
configure it serially or in parallel, and synchronously or asynchronously.  
The interface also enables microprocessors to treat Stratix II devices as  
memory and configure them by writing to a virtual memory location,  
making reconfiguration easy.  
In addition to the number of configuration methods supported, Stratix II  
devices also offer the design security, decompression, and remote system  
upgrade features. The design security feature, using configuration  
bitstream encryption and AES technology, provides a mechanism to  
protect your designs. The decompression feature allows Stratix II FPGAs  
to receive a compressed configuration bitstream and decompress this  
data in real-time, reducing storage requirements and configuration time.  
The remote system upgrade feature allows real-time system upgrades  
from remote locations of your Stratix II designs. For more information,  
see “Configuration Schemes” on page 3–7.  
3–4  
Altera Corporation  
Stratix II Device Handbook, Volume 1  
May 2007  
 复制成功!