Active Serial Configuration (Serial Configuration Devices)
Figure 13–3. Single Device AS Configuration
V
V
CC
(1)
(1)
CC
V
(1)
CC
10 kΩ
10 kΩ
Serial Configuration
Device
10 kΩ
Cyclone II FPGA
nSTATUS
(3)
CONF_DONE
nCONFIG
nCE
nCEO
N.C.
GND
DATA
DCLK
nCS
DATA0
DCLK
V
CC
nCSO
ASDO
MSEL1
MSEL0
ASDI
(2)
GND
Notes to Figure 13–3:
(1) Connect the pull-up resistors to a 3.3-V supply.
(2) Cyclone II devices use the ASDOto ASDIpath to control the configuration device.
(3) The nCEOpin can be left unconnected or used as a user I/O pin when it does not
feed another device’s nCEpin.
Upon power-up, the Cyclone II device goes through a POR. During POR,
the device resets, holds nSTATUSand CONF_DONElow, and tri-states all
user I/O pins. After POR, which typically lasts 100 ms, the Cyclone II
device releases nSTATUSand enters configuration mode when the
external 10-kΩresistor pulls the nSTATUSpin high. Once the FPGA
successfully exits POR, all user I/O pins continue to be tri-stated.
Cyclone II devices have weak pull-up resistors on the user I/O pins
which are on before and during configuration.
f
The value of the weak pull-up resistors on the I/O pins that are on
before and during configuration are available in the DC Characteristics &
Timing Specifications chapter of the Cyclone II Device Handbook.
The configuration cycle consists of the reset, configuration, and
initialization stages.
13–8
Cyclone II Device Handbook, Volume 1
Altera Corporation
February 2007