欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C8F256C6N 参数 Datasheet PDF下载

EP2C8F256C6N图片预览
型号: EP2C8F256C6N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 516 CLBs, 500MHz, 8256-Cell, CMOS, PBGA256, LEAD FREE, FBGA-256]
分类和应用: 时钟LTE可编程逻辑
文件页数/大小: 168 页 / 956 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C8F256C6N的Datasheet PDF文件第21页浏览型号EP2C8F256C6N的Datasheet PDF文件第22页浏览型号EP2C8F256C6N的Datasheet PDF文件第23页浏览型号EP2C8F256C6N的Datasheet PDF文件第24页浏览型号EP2C8F256C6N的Datasheet PDF文件第26页浏览型号EP2C8F256C6N的Datasheet PDF文件第27页浏览型号EP2C8F256C6N的Datasheet PDF文件第28页浏览型号EP2C8F256C6N的Datasheet PDF文件第29页  
Cyclone II Architecture  
Figure 2–9. Register Chain Interconnects  
Local Interconnect  
Routing Among LEs  
in the LAB  
LE 1  
Carry Chain  
Routing to  
Adjacent LE  
Register Chain  
Routing to Adjacent  
LE's Register Input  
LE 2  
LE 3  
LE 4  
LE 5  
LE 6  
LE 7  
LE 8  
LE 9  
Local  
Interconnect  
LE 10  
LE 11  
LE 12  
LE13  
LE 14  
LE 15  
LE 16  
The C4 interconnects span four LABs, M4K blocks, or embedded  
multipliers up or down from a source LAB. Every LAB has its own set of  
C4 interconnects to drive either up or down. Figure 2–10 shows the C4  
interconnect connections from an LAB in a column. The C4 interconnects  
can drive and be driven by all types of architecture blocks, including  
PLLs, M4K memory blocks, embedded multiplier blocks, and column  
and row IOEs. For LAB interconnection, a primary LAB or its LAB  
neighbor (see Figure 2–10) can drive a given C4 interconnect. C4  
interconnects can drive each other to extend their range as well as drive  
row interconnects for column-to-column connections.  
Altera Corporation  
February 2007  
2–13  
Cyclone II Device Handbook, Volume 1  
 复制成功!