欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S20F672C7N 参数 Datasheet PDF下载

EP1S20F672C7N图片预览
型号: EP1S20F672C7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 2132 CLBs, 18460-Cell, CMOS, PBGA672, 35 X 35 MM, 1.27 MM PITCH, LEAD FREE, BGA-672]
分类和应用:
文件页数/大小: 292 页 / 1528 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S20F672C7N的Datasheet PDF文件第48页浏览型号EP1S20F672C7N的Datasheet PDF文件第49页浏览型号EP1S20F672C7N的Datasheet PDF文件第50页浏览型号EP1S20F672C7N的Datasheet PDF文件第51页浏览型号EP1S20F672C7N的Datasheet PDF文件第53页浏览型号EP1S20F672C7N的Datasheet PDF文件第54页浏览型号EP1S20F672C7N的Datasheet PDF文件第55页浏览型号EP1S20F672C7N的Datasheet PDF文件第56页  
TriMatrix Memory  
M512 RAM blocks can have different clocks on its inputs and outputs.  
The wren, datain, and write address registers are all clocked together  
from one of the two clocks feeding the block. The read address, rden, and  
output registers can be clocked by either of the two clocks driving the  
block. This allows the RAM block to operate in read/write or  
input/output clock modes. Only the output register can be bypassed. The  
eight labclksignals or local interconnect can drive the inclock,  
outclock, wren, rden, inclr, and outclrsignals. Because of the  
advanced interconnect between the LAB and M512 RAM blocks, LEs can  
also control the wrenand rdensignals and the RAM clock, clock enable,  
and asynchronous clear signals. Figure 2–15 shows the M512 RAM block  
control signal generation logic.  
The RAM blocks within Stratix devices have local interconnects to allow  
LEs and interconnects to drive into RAM blocks. The M512 RAM block  
local interconnect is driven by the R4, R8, C4, C8, and direct link  
interconnects from adjacent LABs. The M512 RAM blocks can  
communicate with LABs on either the left or right side through these row  
interconnects or with LAB columns on the left or right side with the  
column interconnects. Up to 10 direct link input connections to the M512  
RAM block are possible from the left adjacent LABs and another  
10 possible from the right adjacent LAB. M512 RAM outputs can also  
connect to left and right LABs through 10 direct link interconnects. The  
M512 RAM block has equal opportunity for access and performance to  
and from LABs on either its left or right side. Figure 2–16 shows the M512  
RAM block to logic array interface.  
2–28  
Stratix Device Handbook, Volume 1  
Altera Corporation  
July 2005  
 复制成功!