欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S20F672C7N 参数 Datasheet PDF下载

EP1S20F672C7N图片预览
型号: EP1S20F672C7N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 2132 CLBs, 18460-Cell, CMOS, PBGA672, 35 X 35 MM, 1.27 MM PITCH, LEAD FREE, BGA-672]
分类和应用:
文件页数/大小: 292 页 / 1528 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S20F672C7N的Datasheet PDF文件第47页浏览型号EP1S20F672C7N的Datasheet PDF文件第48页浏览型号EP1S20F672C7N的Datasheet PDF文件第49页浏览型号EP1S20F672C7N的Datasheet PDF文件第50页浏览型号EP1S20F672C7N的Datasheet PDF文件第52页浏览型号EP1S20F672C7N的Datasheet PDF文件第53页浏览型号EP1S20F672C7N的Datasheet PDF文件第54页浏览型号EP1S20F672C7N的Datasheet PDF文件第55页  
Stratix Architecture  
M512 RAM Block  
The M512 RAM block is a simple dual-port memory block and is useful  
for implementing small FIFO buffers, DSP, and clock domain transfer  
applications. Each block contains 576 RAM bits (including parity bits).  
M512 RAM blocks can be configured in the following modes:  
Simple dual-port RAM  
Single-port RAM  
FIFO  
ROM  
Shift register  
When configured as RAM or ROM, you can use an initialization file to  
pre-load the memory contents.  
The memory address depths and output widths can be configured as  
512 × 1, 256 × 2, 128 × 4, 64 × 8 (64 × 9 bits with parity), and 32 × 16  
(32 × 18 bits with parity). Mixed-width configurations are also possible,  
allowing different read and write widths. Table 2–4 summarizes the  
possible M512 RAM block configurations.  
Table 2–4. M512 RAM Block Configurations (Simple Dual-Port RAM)  
Write Port  
Read Port  
512 × 1 256 × 2 128 × 4 64 × 8 32 × 16 64 × 9 32 × 18  
512 × 1  
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
256 × 2  
128 × 4  
64 × 8  
v
32 × 16  
64 × 9  
v
v
v
32 × 18  
v
When the M512 RAM block is configured as a shift register block, a shift  
register of size up to 576 bits is possible.  
The M512 RAM block can also be configured to support serializer and  
deserializer applications. By using the mixed-width support in  
combination with DDR I/O standards, the block can function as a  
SERDES to support low-speed serial I/O standards using global or  
regional clocks. See “I/O Structure” on page 2–104 for details on  
dedicated SERDES in Stratix devices.  
Altera Corporation  
July 2005  
2–27  
Stratix Device Handbook, Volume 1  
 
 
 
 复制成功!