欢迎访问ic37.com |
会员登录 免费注册
发布采购

DIFFCLK_6P 参数 Datasheet PDF下载

DIFFCLK_6P图片预览
型号: DIFFCLK_6P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7302 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号DIFFCLK_6P的Datasheet PDF文件第35页浏览型号DIFFCLK_6P的Datasheet PDF文件第36页浏览型号DIFFCLK_6P的Datasheet PDF文件第37页浏览型号DIFFCLK_6P的Datasheet PDF文件第38页浏览型号DIFFCLK_6P的Datasheet PDF文件第40页浏览型号DIFFCLK_6P的Datasheet PDF文件第41页浏览型号DIFFCLK_6P的Datasheet PDF文件第42页浏览型号DIFFCLK_6P的Datasheet PDF文件第43页  
Chapter 3: Memory Blocks in the Cyclone III Device Family  
3–5  
Overview  
(1)  
Figure 3–2. Cyclone III Device Family byteena Functional Waveform  
Note to Figure 3–2:  
(1) For this functional waveform, New Data mode is selected.  
When a byteenabit is deasserted during a write cycle, the old data in the memory  
appears in the corresponding data-byte output. When a byteenabit is asserted during  
a write cycle, the corresponding data-byte output depends on the setting chosen in  
the Quartus® II software. The setting can either be the newly written data or the old  
data at that location.  
Packed Mode Support  
Cyclone III device family M9K memory blocks support packed mode. You can  
implement two single-port memory blocks in a single block under the following  
conditions:  
Each of the two independent block sizes is less than or equal to half of the M9K  
block size. The maximum data width for each independent block is 18 bits wide.  
Each of the single-port memory blocks is configured in single-clock mode. For  
more information about packed mode support, refer to “Single-Port Mode” on  
page 3–8 and “Single-Clock Mode” on page 3–15.  
Address Clock Enable Support  
Cyclone III device family M9K memory blocks support an active-low address clock  
enable, which holds the previous address value for as long as the addressstallsignal  
is high (addressstall='1'). When you configure M9K memory blocks in dual-port  
mode, each port has its own independent address clock enable.  
Figure 3–3 shows an address clock enable block diagram. The address register output  
feeds back to its input using a multiplexer. The multiplexer output is selected by the  
address clock enable (addressstall) signal.  
Figure 3–3. Cyclone III Device Family Address Clock Enable Block Diagram  
address[0]  
address[0]  
address[0]  
register  
address[N]  
register  
address[N]  
address[N]  
addressstall  
clock  
December 2011 Altera Corporation  
Cyclone III Device Handbook  
Volume 1