欢迎访问ic37.com |
会员登录 免费注册
发布采购

CLK6 参数 Datasheet PDF下载

CLK6图片预览
型号: CLK6
PDF下载: 下载PDF文件 查看货源
内容描述: 的Stratix II器件手册,卷1 [Stratix II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 768 页 / 5210 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号CLK6的Datasheet PDF文件第91页浏览型号CLK6的Datasheet PDF文件第92页浏览型号CLK6的Datasheet PDF文件第93页浏览型号CLK6的Datasheet PDF文件第94页浏览型号CLK6的Datasheet PDF文件第96页浏览型号CLK6的Datasheet PDF文件第97页浏览型号CLK6的Datasheet PDF文件第98页浏览型号CLK6的Datasheet PDF文件第99页  
Stratix II Architecture  
The Stratix II device IOE includes programmable delays that can be  
activated to ensure input IOE register-to-logic array register transfers,  
input pin-to-logic array register transfers, or output IOE register-to-pin  
transfers.  
A path in which a pin directly drives a register may require the delay to  
ensure zero hold time, whereas a path in which a pin drives a register  
through combinational logic may not require the delay. Programmable  
delays exist for decreasing input-pin-to-logic-array and IOE input  
register delays. The Quartus II Compiler can program these delays to  
automatically minimize setup time while providing a zero hold time.  
Programmable delays can increase the register-to-pin delays for output  
and/or output enable registers. Programmable delays are no longer  
required to ensure zero hold times for logic array register-to-IOE register  
transfers. The Quartus II Compiler can create the zero hold time for these  
transfers. Table 2–13 shows the programmable delays for Stratix II  
devices.  
Table 2–13. Stratix II Programmable Delay Chain  
Programmable Delays  
Quartus II Logic Option  
Input pin to logic array delay  
Input pin to input register delay  
Output pin delay  
Input delay from pin to internal cells  
Input delay from pin to input register  
Delay from output register to output pin  
Delay to output enable pin  
Output enable register tCO delay  
The IOE registers in Stratix II devices share the same source for clear or  
preset. You can program preset or clear for each individual IOE. You can  
also program the registers to power up high or low after configuration is  
complete. If programmed to power up low, an asynchronous clear can  
control the registers. If programmed to power up high, an asynchronous  
preset can control the registers. This feature prevents the inadvertent  
activation of another device's active-low input upon power-up. If one  
register in an IOE uses a preset or clear signal then all registers in the IOE  
must use that same signal if they require preset or clear. Additionally, a  
synchronous reset signal is available for the IOE registers.  
Double Data Rate I/O Pins  
Stratix II devices have six registers in the IOE, which support DDR  
interfacing by clocking data on both positive and negative clock edges.  
The IOEs in Stratix II devices support DDR inputs, DDR outputs, and  
bidirectional DDR modes.  
Altera Corporation  
May 2007  
2–77  
Stratix II Device Handbook, Volume 1  
 复制成功!