欢迎访问ic37.com |
会员登录 免费注册
发布采购

CLK6 参数 Datasheet PDF下载

CLK6图片预览
型号: CLK6
PDF下载: 下载PDF文件 查看货源
内容描述: 的Stratix II器件手册,卷1 [Stratix II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 768 页 / 5210 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号CLK6的Datasheet PDF文件第73页浏览型号CLK6的Datasheet PDF文件第74页浏览型号CLK6的Datasheet PDF文件第75页浏览型号CLK6的Datasheet PDF文件第76页浏览型号CLK6的Datasheet PDF文件第78页浏览型号CLK6的Datasheet PDF文件第79页浏览型号CLK6的Datasheet PDF文件第80页浏览型号CLK6的Datasheet PDF文件第81页  
Stratix II Architecture  
Table 2–10 shows the enhanced PLL and fast PLL features in Stratix II  
devices.  
Table 2–10. Stratix II PLL Features  
Feature  
Enhanced PLL  
Fast PLL  
Clock multiplication and division  
Phase shift  
m/(n × post-scale counter) (1)  
m/(n × post-scale counter) (2)  
Down to 125-ps increments (3), (4)  
Down to 125-ps increments (3), (4)  
Clock switchover  
v
v (5)  
v
PLL reconfiguration  
v
Reconfigurable bandwidth  
Spread spectrum clocking  
Programmable duty cycle  
Number of internal clock outputs  
Number of external clock outputs  
Number of feedback clock inputs  
v
v
v
v
v
4
6
Three differential/six single-ended  
(6)  
One single-ended or differential  
(7), (8)  
Notes to Table 2–10:  
(1) For enhanced PLLs, m ranges from 1 to 256, while n and post-scale counters range from 1 to 512 with 50% duty  
cycle.  
(2) For fast PLLs, m, and post-scale counters range from 1 to 32. The n counter ranges from 1 to 4.  
(3) The smallest phase shift is determined by the voltage controlled oscillator (VCO) period divided by 8.  
(4) For degree increments, Stratix II devices can shift all output frequencies in increments of at least 45. Smaller degree  
increments are possible depending on the frequency and divide parameters.  
(5) Stratix II fast PLLs only support manual clock switchover.  
(6) Fast PLLs can drive to any I/O pin as an external clock. For high-speed differential I/O pins, the device uses a data  
channel to generate txclkout.  
(7) If the feedback input is used, you lose one (or two, if FBIN is differential) external clock output pin.  
(8) Every Stratix II device has at least two enhanced PLLs with one single-ended or differential external feedback input  
per PLL.  
Altera Corporation  
May 2007  
2–59  
Stratix II Device Handbook, Volume 1  
 复制成功!