欢迎访问ic37.com |
会员登录 免费注册
发布采购

CLK12P 参数 Datasheet PDF下载

CLK12P图片预览
型号: CLK12P
PDF下载: 下载PDF文件 查看货源
内容描述: 的Stratix II器件手册,卷1 [Stratix II Device Handbook, Volume 1]
分类和应用:
文件页数/大小: 768 页 / 5210 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号CLK12P的Datasheet PDF文件第56页浏览型号CLK12P的Datasheet PDF文件第57页浏览型号CLK12P的Datasheet PDF文件第58页浏览型号CLK12P的Datasheet PDF文件第59页浏览型号CLK12P的Datasheet PDF文件第61页浏览型号CLK12P的Datasheet PDF文件第62页浏览型号CLK12P的Datasheet PDF文件第63页浏览型号CLK12P的Datasheet PDF文件第64页  
Digital Signal Processing Block  
Table 2–5 shows the number of DSP blocks in each Stratix II device.  
Table 2–5. DSP Blocks in Stratix II Devices Note (1)  
Total 9 × 9  
Multipliers  
Total 18 × 18  
Multipliers  
Total 36 × 36  
Multipliers  
Device  
DSP Blocks  
EP2S15  
EP2S30  
EP2S60  
EP2S90  
EP2S130  
EP2S180  
12  
16  
36  
48  
63  
96  
96  
48  
64  
12  
16  
36  
48  
63  
96  
128  
288  
384  
504  
768  
144  
192  
252  
384  
Note to Table 2–5:  
(1) Each device has either the numbers of 9 × 9-, 18 × 18-, or 36 × 36-bit multipliers  
shown. The total number of multipliers for each device is not the sum of all the  
multipliers.  
DSP block multipliers can optionally feed an adder/subtractor or  
accumulator in the block depending on the configuration. This makes  
routing to ALMs easier, saves ALM routing resources, and increases  
performance, because all connections and blocks are in the DSP block.  
Additionally, the DSP block input registers can efficiently implement shift  
registers for FIR filter applications, and DSP blocks support Q1.15 format  
rounding and saturation.  
Figure 2–28 shows the top-level diagram of the DSP block configured for  
18 × 18-bit multiplier mode.  
2–42  
Stratix II Device Handbook, Volume 1  
Altera Corporation  
May 2007  
 复制成功!