欢迎访问ic37.com |
会员登录 免费注册
发布采购

5AGTMB1D431I4N 参数 Datasheet PDF下载

5AGTMB1D431I4N图片预览
型号: 5AGTMB1D431I4N
PDF下载: 下载PDF文件 查看货源
内容描述: 阿里亚V器件手册 [Arria V Device Handbook]
分类和应用:
文件页数/大小: 82 页 / 1787 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号5AGTMB1D431I4N的Datasheet PDF文件第19页浏览型号5AGTMB1D431I4N的Datasheet PDF文件第20页浏览型号5AGTMB1D431I4N的Datasheet PDF文件第21页浏览型号5AGTMB1D431I4N的Datasheet PDF文件第22页浏览型号5AGTMB1D431I4N的Datasheet PDF文件第24页浏览型号5AGTMB1D431I4N的Datasheet PDF文件第25页浏览型号5AGTMB1D431I4N的Datasheet PDF文件第26页浏览型号5AGTMB1D431I4N的Datasheet PDF文件第27页  
Chapter 1: Overview for the Arria V Device Family  
1–17  
SoC FPGA with HPS  
Arria V transceivers are also designed for power efficiency. As a result, the transceiver  
channels consume 50% less power than the previous generation of Arria devices.  
SoC FPGA with HPS  
Each SoC FPGA device combines an FPGA fabric and an HPS in a single device. This  
combination delivers the flexibility of programmable logic with the power and cost  
savings of hard IP in the following ways:  
Reduces board space, system power, and bill of materials cost by eliminating a  
discrete embedded processor  
Allows you to differentiate the end product in both the hardware and software,  
and to support virtually any interface standard  
Extends the product life and revenue through in-field hardware and software  
updates  
Features of the HPS  
The HPS consists of a dual-core ARM Cortex-A9 MPCore processor, a rich set of  
peripherals, and a shared multiport SDRAM memory controller, as shown in  
Figure 1–4..  
Figure 1–4. HPS with Dual-Core ARM Cortex-A9 MPCore Processor  
Configuration  
Controller  
Lightweight  
HPS-to-FPGA  
FPGA Fabric  
FPGA-to-HPS HPS-to-FPGA  
FPGA-to-HPS SDRAM  
FPGA  
Manager  
HPS  
Ethernet  
MAC (2x)  
ARM Cortex-A9 MPCore  
CPU0  
(ARM Cortex-A9  
with NEON/FPU,  
CPU1  
(ARM Cortex-A9  
with NEON/FPU,  
USB  
OTG (2x)  
64 KB  
Boot  
ROM  
32 KB Instruction Cache, 32 KB Instruction Cache,  
32 KB Data Cache, and 32 KB Data Cache, and  
Memory Management Unit) Memory Management Unit)  
NAND Flash  
Controller  
Multiport  
DDR SDRAM  
Controller  
with  
SD/MMC/SDIO  
Controller  
Level 3  
Interconnect  
ACP  
SCU  
Optional ECC  
DMA  
Controller  
L2 Cache (512 KB)  
64 KB  
On-Chip  
RAM  
ETR  
(Trace)  
Debug  
Access Port  
Low Speed Peripherals  
(Timers, GPIOs, UART, SPI, I2C, Quad SPI Flash Controller, System Manager, Clock Manager, Reset Manager, and Scan Manager)  
February 2012 Altera Corporation  
Arria V Device Handbook  
Volume 1: Device Overview and Datasheet  
 复制成功!