[AK4492]
10. Recommended External Circuits
Power Supply
6V
AK4492
BICK/BCK/DCLK(J1)
ACPU
SDATA/DINL/DSDL(H1)
External
Regulator
Circuit
LRCK/DINR/DSDR(G1)
SMUTE/CSN(F1)
SLOW/CDTI/SDA(E1)
DIF0/DZFL(D1)
DIF1/DZFR(C1)
DEM0/DSDL(B1)
DVSS(K2)
VREFHR(A5,A6)
VREFLR(A7,A8)
VCMR(B8)
1F
1F
External
LPF
AOUTRN(A9)
AOUTRP(B9)
AOUTR
0.1F
Circuit
TVDD(J2)
PDN(H2)
VDDR(C9,C10,D9)
VSSR(D10,E9,E10)
SSLOW/WCK(G2)
TDMO(F2)
SD/CCLK/SCL(E2)
DIF2/CAD0(D2)
HLOAD/I2C(C2)
GAIN/DSDR(B2)
ACKS/CAD1(A2)
DVDD(K3)
VSSL(F9,F10,G10)
VDDL(G9,H9,H10)
1F
1F
External
LPF
0.1F
AOUTLP(J9)
AOUTLN(K9)
AOUTL
51ohm
MCLK(J3)
Circuit
LDOE(H3)
PSN(D3)
VCML(J8)
VREFLL(L7,K8)
VREFHL(K5,K6)
TDM1(B3)
External
Regulator
Circuit
TDM0/DCLK(A3)
AVDD(K4)
0.1F
AVSS(J4)
DCHAIN(B4)
INVR(A4)
33kohm
TESTE(B5)
EXTR(J5)
DVSS
0V
DVDD
1.8V
VDD
5V
VSS
0V
1F
DVSS VSS
Figure 72. Typical Connection Diagram
(AVDD = TVDD = DVDD = 1.8 V, VDDL/R = 5.0 V, LDOE pin = “L”, Register control mode)
Note:
- Chip Address = “00”. BICK = 64fs, LRCK = fs
- Power lines of AVDD, TVDD, VDDL and VDDR should be distributed separately from the point
with low impedance of regulator etc.
- AVSS, DVSS, VSSL and VSSR must be connected to the same analog ground plane. (Analog
ground should has low impedance as a solid pattern. THD+N characteristics will degrade if
there are impedances between each VSS.)
- It is recommended to input MCLK via a dumping resistor of 51ohm. Without the resistor, there is a
possibilrty that THD+N characteristic degrades because of high-frequency noise of MCLK.
- All input pins except pull•down/pull-up pins should not be allowed to float.
016011073-E-00
2016/12
- 94 -