欢迎访问ic37.com |
会员登录 免费注册
发布采购

UT80CRH196KD-WCX 参数 Datasheet PDF下载

UT80CRH196KD-WCX图片预览
型号: UT80CRH196KD-WCX
PDF下载: 下载PDF文件 查看货源
内容描述: 20MHz的16位微控制器 [20MHz 16-bit Microcontroller]
分类和应用: 微控制器
文件页数/大小: 43 页 / 187 K
品牌: AEROFLEX [ AEROFLEX CIRCUIT TECHNOLOGY ]
 浏览型号UT80CRH196KD-WCX的Datasheet PDF文件第1页浏览型号UT80CRH196KD-WCX的Datasheet PDF文件第2页浏览型号UT80CRH196KD-WCX的Datasheet PDF文件第4页浏览型号UT80CRH196KD-WCX的Datasheet PDF文件第5页浏览型号UT80CRH196KD-WCX的Datasheet PDF文件第6页浏览型号UT80CRH196KD-WCX的Datasheet PDF文件第7页浏览型号UT80CRH196KD-WCX的Datasheet PDF文件第8页浏览型号UT80CRH196KD-WCX的Datasheet PDF文件第9页  
1.1 Hardware Interface  
There are 8 configuration bits available in the CCR. However,  
bits 7 and 6 are not used by the UT80CRH196KD. Bits 5 and 4  
comprise the READY mode control which define internal limits  
for waitstates generated by the READY pin. Bit 3 controls the  
definition of the ALE/ADV pin for system memory controls  
while bit 2 selects between the different write modes. Bit 1  
selects whether the UT80CRH196KD will use a dynamic 16-  
bit bus or whether it will be locked in as an 8-bit bus. Finally,  
Bit 0 enables the Power Down mode and allows the user to  
disable this mode for protection against inadvertent power  
downs.  
1.1.1 Interfacing with External Memory  
The UT80CRH196KD can interface with a variety of external  
memory devices. It supports either a fixed 8-bit bus width or a  
dynamic 8-bit/16-bit bus width, internal READY control for  
slow external memory devices, a bus-hold protocol that enables  
external devices to take over the bus, and several bus-control  
modes. These features provide a great deal of flexibility when  
interfacing with external memory devices.  
1.1.1.1 Chip Configuration Register  
1.1.1.2 Bus Width and Memory Configurations  
The Chip Configuration Register (CCR) is used to initialize the  
UT80CRH196KD immediately after reset. The CCR is fetched  
from external address 2018H (Chip Configuration Byte) after  
removal of the reset signal. The Chip Configuration Byte (CCB)  
is read as either an 8-bit or 16-bit word depending on the value  
of the BUSWIDTH pin. The composition of the bits in the CCR  
are shown in Table 4.  
The UT80CRH196KD external bus can operate as either an 8-  
bit or 16-bit multiplexed address/data bus (see figure 2). The  
value of bit 1 in the CCR determines the bus operation. A logic  
low value on CCR.1 locks the bus controller in 8-bit bus mode.  
If, however, CCR.1 is a logic high, then the BUSWIDTH signal  
is used to decide the width of the bus. The bus is 16 bits wide  
when the BUSWIDTH signal is high, and is 8 bits when the  
BUSWIDTH signal is low.  
1.1.2 Reset  
Table 4. Chip Configuration Register  
To reset the UT80CRH196KD, hold the RESET pin low for at  
least 16 state times after the power supply is within tolerance  
and the oscillator has stabilized. Resets following the power-up  
reset may be asserted for at least one state time, and the device  
will turn on a pull-down transistor for 16 state times. This  
enables the RESET signal to function as the system reset. The  
reset state of the external I/O is shown in Table9,and the register  
reset values are shown in Table 8.  
Bit  
7
Function  
N/A  
N/A  
6
5
IRC1 - Internal READY Mode Control  
IRC0 - Internal READY Mode Control  
Address Valid Strobe Select (ALE/ADV)  
Write Strobe Mode Select (WR and BHE/WRL and WRH)  
Dynamic Bus Width Enable  
4
3
2
1.1.3 Instruction Set  
1
The instruction set for the UT80CRH196KD is compatible with  
the industry standardMCS-96 instruction set used on the  
8XC196KD.  
0
Enable Power Down Mode  
Table 5. Memory Map  
Memory Description  
External Memory1  
Reserved  
Begin  
02080H  
0205EH  
02040H  
02030H  
02020H  
02019H  
02018H  
02014H  
02000H  
00400H  
0001AH  
00000H  
End  
0FFFFH  
0207FH  
0205DH  
0203FH  
0202FH  
0201FH  
02018H  
02017H  
02013H  
1FFFH  
PTS Vectors  
Upper Interrupt Vectors  
Reserved  
Reserved  
Chip Configuration Byte  
Reserved  
Lower Interrupt Vectors  
External Memory  
Internal Memory (RAM)  
Special Function Registers  
003FFH  
00019H  
Notes:  
1.The first instruction read following reset will be from location 2080h. All other external memory can be used as instruction and/or data memory.  
3
 复制成功!