欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADM697AR 参数 Datasheet PDF下载

ADM697AR图片预览
型号: ADM697AR
PDF下载: 下载PDF文件 查看货源
内容描述: 微处理器监控电路 [Microprocessor Supervisory Circuits]
分类和应用: 微处理器光电二极管监控
文件页数/大小: 12 页 / 410 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号ADM697AR的Datasheet PDF文件第3页浏览型号ADM697AR的Datasheet PDF文件第4页浏览型号ADM697AR的Datasheet PDF文件第5页浏览型号ADM697AR的Datasheet PDF文件第6页浏览型号ADM697AR的Datasheet PDF文件第8页浏览型号ADM697AR的Datasheet PDF文件第9页浏览型号ADM697AR的Datasheet PDF文件第10页浏览型号ADM697AR的Datasheet PDF文件第11页  
ADM696/ADM697
CE Gating and RAM Write Protection (ADM697)
The ADM697 contains memory protection circuitry which
ensures the integrity of data in memory by preventing write
operations when LL
IN
is below the threshold voltage. When
LL
IN
is greater than 1.3 V,
CE
OUT
is a buffered replica of
CE
IN
,
with a 5 ns propagation delay. When LL
IN
falls below the 1.3 V
threshold, an internal gate forces
CE
OUT
high, independent of
CE
IN
.
CE
OUT
typically drives the CE, CS, or Write input of battery
backed up CMOS RAM. This ensures the integrity of the data
in memory by preventing write operations when V
CC
is at an in-
valid level.
If the 5 ns typical propagation delay of
CE
OUT
is excessive, con-
nect
CE
IN
to GND and use the resulting
CE
OUT
to control a
high speed external logic gate.
ADM697
CE
IN
CE
OUT
Fail Output (PFO) goes low when the voltage at PFI is less than
1.3 V. Typically PFI is driven by an external voltage divider
which senses either the unregulated dc input to the system’s 5 V
regulator or the regulated 5 V output. The voltage divider ratio
can be chosen such that the voltage at PFI falls below 1.3 V
several milliseconds before the +5 V power supply falls below
the reset threshold.
PFO
is normally used to interrupt the
microprocessor so that data can be stored in RAM and the shut-
down procedure executed before power is lost.
INPUT
POWER
R1
1.3V
POWER
FAIL
INPUT
PFO
POWER
FAIL
OUTPUT
R2
ADM69x
Figure 7. Power Fail Comparator
Table II. Input and Output Status In Battery Backup Mode
LL
IN
LOW = 0
LL
IN
OK = 1
Signal
Figure 5. Chip Enable Gating
Status
(ADM696) V
OUT
is connected to V
BATT
via an
internal PMOS switch.
Logic low.
Logic high. The open circuit output voltage is
equal to V
OUT
.
Logic low.
(ADM696) Logic high. The open circuit voltage
is equal to V
OUT
.
WDI is ignored. It is internally disconnected
from the internal pullup resistor and does not
source or sink current as long as its input voltage
is between GND and V
OUT
. The input voltage
does not affect supply current.
Logic high. The open circuit voltage is equal to
V
OUT
.
The Power Fail Comparator is turned off and
has no effect on the Power Fail Output.
Logic low.
CE
IN
is ignored. It is internally disconnected
from its internal pullup and does not source or
sink current as long as its input voltage is be-
tween GND and V
OUT
. The input voltage does
not affect supply current.
Logic high. The open circuit voltage is equal to
V
OUT
.
OSC IN is ignored.
OSC SEL is ignored.
V
OUT
V1
LL
IN
V2
V1
V2
RESET
RESET
RESET
t
1
t
1
LOW LINE
BATT ON
LOW LINE
WDI
CE
IN
WDO
PFI
CE
OUT
PFO
t
1
= RESET TIME
V1 = RESET VOLTAGE THRESHOLD LOW
V2 = RESET VOLTAGE THRESHOLD HIGH
HYSTERESIS = V2–V1
CE
IN
Figure 6. Chip Enable Timing
Power Fail Warning Comparator
CE
OUT
OSC IN
OSC SEL
An additional comparator is provided for early warning of fail-
ure in the microprocessor’s power supply. The Power Fail Input
(PFI) is compared to an internal +1.3 V reference. The Power
REV. 0
–7–