欢迎访问ic37.com |
会员登录 免费注册
发布采购

AD7705 参数 Datasheet PDF下载

AD7705图片预览
型号: AD7705
PDF下载: 下载PDF文件 查看货源
内容描述: 3 V / 5 V , 1毫瓦2- / 3通道16位Σ-Δ型ADC [3 V/5 V, 1 mW 2-/3-Channel 16-Bit, Sigma-Delta ADCs]
分类和应用:
文件页数/大小: 32 页 / 266 K
品牌: ADI [ ADI ]
 浏览型号AD7705的Datasheet PDF文件第8页浏览型号AD7705的Datasheet PDF文件第9页浏览型号AD7705的Datasheet PDF文件第10页浏览型号AD7705的Datasheet PDF文件第11页浏览型号AD7705的Datasheet PDF文件第13页浏览型号AD7705的Datasheet PDF文件第14页浏览型号AD7705的Datasheet PDF文件第15页浏览型号AD7705的Datasheet PDF文件第16页  
AD7705/AD7706  
Setup Register (RS2, RS1, RS0 = 0, 0, 1); Power-On/Reset Status: 01 Hex  
The Setup Register is an eight bit register from which data can either be read or to which data can be written. Table IX outlines the  
bit designations for the Setup Register.  
Table IX. Setup Register  
MD1 (0)  
MD0 (0)  
G2 (0)  
G1 (0)  
G0 (0)  
B/U (0)  
BUF (0)  
FSYNC (1)  
MD1  
MD0  
Operating Mode  
0
0
Normal Mode: this is the normal mode of operation of the device whereby the device is performing normal  
conversions.  
0
1
0
1
Self-Calibration: this activates self-calibration on the channel selected by CH1 and CH0 of the Communica-  
tions Register. This is a one-step calibration sequence and when complete the part returns to Normal Mode  
with MD1 and MD0 returning to 0, 0. The DRDY output or bit goes high when calibration is initiated and  
returns low when this self-calibration is complete and a new valid word is available in the data register. The  
zero-scale calibration is performed at the selected gain on internally shorted (zeroed) inputs and the full-  
scale calibration is performed at the selected gain on an internally-generated VREF/Selected Gain.  
1
1
Zero-Scale System Calibration: this activates zero scale system calibration on the channel selected by CH1  
and CH0 of the Communications Register. Calibration is performed at the selected gain on the input volt-  
age provided at the analog input during this calibration sequence. This input voltage should remain stable  
for the duration of the calibration. The DRDY output or bit goes high when calibration is initiated and  
returns low when this zero-scale calibration is complete and a new valid word is available in the data register.  
At the end of the calibration, the part returns to Normal Mode with MD1 and MD0 returning to 0, 0.  
Full-Scale System Calibration: this activates full-scale system calibration on the selected input channel.  
Calibration is performed at the selected gain on the input voltage provided at the analog input during this  
calibration sequence. This input voltage should remain stable for the duration of the calibration. Once  
again, the DRDY output or bit goes high when calibration is initiated and returns low when this full-scale  
calibration is complete and a new valid word is available in the data register. At the end of the calibration,  
the part returns to Normal Mode with MD1 and MD0 returning to 0, 0.  
G2–G0  
Gain Selection Bits. These bits select the gain setting for the on-chip PGA as outlined in Table X.  
Table X. Gain Selection  
G2  
G1  
G0  
Gain Setting  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
1
2
4
8
16  
32  
64  
128  
B/U  
Bipolar/Unipolar Operation. A “0” in this bit selects Bipolar Operation. A “1” in this bit selects Unipolar Operation.  
BUF  
Buffer Control. With this bit at “0,” the on-chip buffer on the analog input is shorted out. With the buffer shorted  
out, the current flowing in the VDD line is reduced. When this bit is high, the on-chip buffer is in series with the  
analog input allowing the input to handle higher source impedances.  
FSYNC  
Filter Synchronization. When this bit is high, the nodes of the digital filter, the filter control logic and the calibra-  
tion control logic are held in a reset state and the analog modulator is also held in its reset state. When this bit  
goes low, the modulator and filter start to process data and a valid word is available in 3 × 1/(output update rate),  
i.e., the settling time of the filter. This FSYNC bit does not affect the digital interface and does not reset the  
DRDY output if it is low.  
–12–  
REV. A  
 复制成功!