欢迎访问ic37.com |
会员登录 免费注册
发布采购

1553BRT-EBR 参数 Datasheet PDF下载

1553BRT-EBR图片预览
型号: 1553BRT-EBR
PDF下载: 下载PDF文件 查看货源
内容描述: Core1553BRT - EBR增强的比特率1553远程终端 [Core1553BRT-EBR Enhanced Bit Rate 1553 Remote Terminal]
分类和应用:
文件页数/大小: 28 页 / 204 K
品牌: ACTEL [ Actel Corporation ]
 浏览型号1553BRT-EBR的Datasheet PDF文件第5页浏览型号1553BRT-EBR的Datasheet PDF文件第6页浏览型号1553BRT-EBR的Datasheet PDF文件第7页浏览型号1553BRT-EBR的Datasheet PDF文件第8页浏览型号1553BRT-EBR的Datasheet PDF文件第10页浏览型号1553BRT-EBR的Datasheet PDF文件第11页浏览型号1553BRT-EBR的Datasheet PDF文件第12页浏览型号1553BRT-EBR的Datasheet PDF文件第13页  
Core1553BRT-EBR Enhanced Bit Rate 1553 Remote Terminal  
Description  
Table 5 Backend Signals  
Port Name  
Type  
MEMREQn  
Out  
Memory Request (active low) output. The backend interface requires memory access  
completion within 1 µs of MEMREQ going low to avoid data loss or overrun on the 1553EBR  
interface.*  
MEMGNTn  
MEMWRn  
In  
Memory Grant (active low) input. This input should be synchronous to CLK and needs to  
meet the internal register setup time. This input may be held low if the core has continuous  
access to the RAM.  
Out  
Memory Write (active low)  
Synchronous mode: This output indicates that data is to be written on the rising clock edge.  
Asynchronous mode: This output will be low for a minimum of one clock period and can be  
extended by the MEMWAITn input. The address and data are valid one clock cycle before  
MEMWRn is active and held for one clock cycle after MEMWRn goes inactive.  
MEMRDn  
Out  
Memory Read (active low)  
Synchronous mode: This output indicates that data will be read on the next rising clock edge.  
This signal is intended as the read signal for synchronous RAMs.  
Asynchronous mode: This output will be low for a minimum of one clock period and can be  
extended by the MEMWAITn input. The address is valid one clock cycle before MEMRDn is  
active and held for one clock cycle after MEMRDn goes inactive. The data is sampled as  
MEMRDn goes high.  
MEMCSn  
Out  
In  
Memory Chip Select (active low). This output has the same timing as MEMADDR.  
MEMWAITn  
Memory Wait (active low)  
Synchronous mode: This input is not used; it should be tied high.  
Asynchronous mode: Indicates that the backend is not ready and that the core should extend  
the read or write strobe period. This input should be synchronized to CLK and needs to meet  
the internal register setup time. It can be permanently held high.  
MEMOPER[1:0}  
Out  
Out  
Indicates the type of memory access being performed  
00: Data transfer for both data and mode code transfers  
01: TSW  
10: Command word  
11: Not used  
MEMADDR[10:0]  
Address (active low). Memory address output (The sub-address mapping is covered in the  
memory allocation section)  
MEMDOUT[15:0]  
MEMDIN[15:0]  
MEMCEN  
Out  
In  
Memory Data output (active low)  
Memory Data input (active low)  
Out  
Control Signal Enable (active high). This signal is high when the core is requesting the  
memory bus and has been granted control. It is intended to enable any tristate drivers that  
may be implemented on the memory control and address lines.  
MEMDEN  
Out  
Data Bus Enable (active high). This signal is high when the core is requesting the memory bus,  
has been granted control, and is waiting to write data. It is intended to enable any  
bidirectional drivers that may be implemented on the memory data bus.  
Note: *The 1 µs refers to the time from MEMREQn being asserted to the core deasserting its MEMREQn signal. The core has an internal  
overhead of five clock cycles, and any inserted wait cycles will also reduce this time.  
Advanced v1.1  
9
 复制成功!