欢迎访问ic37.com |
会员登录 免费注册
发布采购

73K222AL 参数 Datasheet PDF下载

73K222AL图片预览
型号: 73K222AL
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片调制解调器 [Single-Chip Modem]
分类和应用: 调制解调器
文件页数/大小: 27 页 / 272 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73K222AL的Datasheet PDF文件第2页浏览型号73K222AL的Datasheet PDF文件第3页浏览型号73K222AL的Datasheet PDF文件第4页浏览型号73K222AL的Datasheet PDF文件第5页浏览型号73K222AL的Datasheet PDF文件第7页浏览型号73K222AL的Datasheet PDF文件第8页浏览型号73K222AL的Datasheet PDF文件第9页浏览型号73K222AL的Datasheet PDF文件第10页  
73K222AL  
V.22, V.21, Bell 212A, 103  
Single-Chip Modem  
DATA SHEET  
PIN DESCRIPTION (continued)  
DTE USER  
NAME  
28-PIN  
TYPE  
DESCRIPTION  
EXCLK  
19  
I
External Clock. This signal is used in synchronous transmission  
when the external timing option has been selected. In the external  
timing mode the rising edge of EXCLK is used to strobe synchronous  
DPSK transmit data applied to on the TXD pin. Also used for serial  
control interface.  
RXCLK  
RXD  
23  
22  
18  
O
Receive Clock. The falling edge of this clock output is coincident with  
the transitions in the serial received data output. The rising edge of  
RXCLK can be used to latch the valid output data. RXCLK will be  
valid as long as a carrier is present.  
Received Data Output. Serial receive data is available on this pin.  
The data is always valid on the rising edge of RXCLK when in  
synchronous mode. RXD will output constant marks if no carrier is  
detected.  
Transmit Clock. This signal is used in synchronous transmission to  
latch serial input data on the TXD pin. Data must be provided so that  
valid data is available on the rising edge of the TXCLK. The transmit  
clock is derived from different sources depending upon the  
synchronization mode selection. In Internal Mode the clock is  
generated internally. In External Mode TXCLK is phase locked to the  
EXCLK pin. In Slave Mode TXCLK is phase locked to the RXCLK  
pin. TXCLK is always active.  
O/  
Weak  
Pull -up  
TXCLK  
O
TXD  
21  
I
Transmit Data Input. Serial data for transmission is applied on this pin.  
In synchronous modes, the data must be valid on the rising edge of the  
TXCLK clock. In asynchronous modes (1200/600 bit/s or 300 baud)  
no clocking is necessary. DPSK data must be 1200/600 bit/s +1%,  
-2.5% or +2.3%, -2.5 % in extended overspeed mode.  
ANALOG INTERFACE AND OSCILLATOR  
RXA  
27  
I
Received modulated analog signal input from the telephone line  
interface.  
TXA  
16  
O
Transmit analog output to the telephone line interface.  
XTL1  
XTL2  
2
3
I
I
These pins are for the internal crystal oscillator requiring a 11.0592 MHz  
parallel mode crystal. Load capacitors should be connected from XTL1  
and XTL2 to Ground. XTL2 can also be driven from an external clock.  
Page: 6 of 27  
© 2007 TERIDIAN Semiconductor Corporation  
Rev 6.1