欢迎访问ic37.com |
会员登录 免费注册
发布采购

CYW311OXC 参数 Datasheet PDF下载

CYW311OXC图片预览
型号: CYW311OXC
PDF下载: 下载PDF文件 查看货源
内容描述: FTG的VIA ™PRO -266 DDR芯片组 [FTG for VIA⑩ Pro-266 DDR Chipset]
分类和应用: 双倍数据速率
文件页数/大小: 18 页 / 250 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CYW311OXC的Datasheet PDF文件第4页浏览型号CYW311OXC的Datasheet PDF文件第5页浏览型号CYW311OXC的Datasheet PDF文件第6页浏览型号CYW311OXC的Datasheet PDF文件第7页浏览型号CYW311OXC的Datasheet PDF文件第9页浏览型号CYW311OXC的Datasheet PDF文件第10页浏览型号CYW311OXC的Datasheet PDF文件第11页浏览型号CYW311OXC的Datasheet PDF文件第12页  
W311  
Byte 9: System Reset and Watchdog Timer Register  
Bit  
Name  
Reserved  
Default  
Pin Description  
Bit 7  
Bit 6  
0
0
Reserved  
PCI_DRV  
PCI clock output drive strength  
0 = Normal  
1 = High Drive  
Bit 5  
Bit 4  
Reserved  
0
0
Reserved  
RST_EN_WD  
This bit will enable the generation of a Reset pulse when a watchdog timer  
time-out occurs.  
0 = Disabled  
1 = Enabled  
Bit 3  
RST_EN_FC  
0
This bit will enable the generation of a Reset pulse after a frequency change  
occurs.  
0 = Disabled  
1 = Enabled  
Bit 2  
Bit 1  
WD_TO_STATU  
S
0
0
Watchdog Timer Time-out Status bit  
0 = No time-out occurs (READ); Ignore (WRITE)  
1 = time-out occurred (READ); Clear WD_TO_STATUS (WRITE)  
WD_EN  
0 = Stop and re-load Watchdog Timer  
1 = Enable Watchdog Timer. It will start counting down after a frequency  
change occurs.  
Note: :ꢀꢁꢁꢂZLOOꢂJHQHUDWHꢂV\VWHPꢂUHVHWꢃꢂUHORDGꢂDꢂUHFRYHU\ꢂIUHTXHQF\ꢃꢂDQGꢂORFN  
itself into a recovery frequency mode after a watchdog timer time-out occurs.  
Under recovery frequency mode, W311 will not respond to any attempt to  
change output frequency via the SMBus control bytes. System software can  
unlock W311 from its recovery frequency mode by clearing the WD_EN bit.  
Bit 0  
Reserved  
0
Reserved  
Byte 10: Skew Control Register  
Bit  
Name  
CPU_Skew2  
CPU_Skew1  
CPU_Skew0  
Default  
Description  
Bit 7  
Bit 6  
Bit 5  
0
0
0
CPU skew control  
000 = Normal  
001 = –150 ps  
010 = –300 ps  
011 = –450 ps  
100 = +150 ps  
101 = +300 ps  
110 = +450 ps  
111 = +600 ps  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Reserved  
0
0
0
0
0
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
AGP_Skew1  
AGP_Skew0  
AGP skew control  
00 = Normal  
01 = –150 ps  
10 = +150 ps  
11 = +300 ps  
Rev 1.0,November 25, 2006  
Page 8 of 18