欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY2SSTV857ZI-27 参数 Datasheet PDF下载

CY2SSTV857ZI-27图片预览
型号: CY2SSTV857ZI-27
PDF下载: 下载PDF文件 查看货源
内容描述: 差分时钟缓冲器/驱动器DDR333 / PC2700兼容 [Differential Clock Buffer/Driver DDR333/PC2700-Compliant]
分类和应用: 驱动器双倍数据速率PC时钟
文件页数/大小: 8 页 / 134 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY2SSTV857ZI-27的Datasheet PDF文件第1页浏览型号CY2SSTV857ZI-27的Datasheet PDF文件第3页浏览型号CY2SSTV857ZI-27的Datasheet PDF文件第4页浏览型号CY2SSTV857ZI-27的Datasheet PDF文件第5页浏览型号CY2SSTV857ZI-27的Datasheet PDF文件第6页浏览型号CY2SSTV857ZI-27的Datasheet PDF文件第7页浏览型号CY2SSTV857ZI-27的Datasheet PDF文件第8页  
CY2SSTV857-27  
Pin Description  
Electrical  
Characteristics  
Pin Number  
Pin Name  
CLK, CLK#  
FBIN#  
I/O[1]  
Pin Description  
Differential Clock Input.  
13, 14  
35  
I
I
LV Differential Input  
Feedback Clock Input. Connect to FBOUT# for accessing the Differential Input  
PLL.  
36  
FBIN  
I
Feedback Clock Input. Connect to FBOUT for accessing the  
PLL.  
3, 5, 10, 20, 22  
2, 6, 9, 19, 23  
27, 29, 39, 44, 46  
26, 30, 40, 43, 47  
32  
Y(0:4)  
Y#(0:4)  
Y(9:5)  
O
O
O
O
O
Clock Outputs  
Clock Outputs  
Clock Outputs  
Clock Outputs  
Differential Outputs  
Differential Outputs  
Differential Outputs  
Y#(9:5)  
FBOUT  
Feedback Clock Output. Connect to FBIN for normal  
operation. A bypass delay capacitor at this output will control  
Input Reference/Output Clocks phase relationships.  
33  
37  
FBOUT#  
PD#  
O
I
Feedback Clock Output. Connect to FBIN# for normal  
operation. A bypass delay capacitor at this output will control  
Input Reference/Output Clocks phase relationships.  
Power Down# Input. When PD# is set HIGH, all Q and Q#  
outputs are enabled and switch at the same frequency as CLK.  
When set LOW, all Q and Q# outputs are disabled Hi-Z and the  
PLL is powered down.  
4, 11,12,15, 21, 28,  
34, 38, 45  
VDDQ  
AVDD  
2.5V Power Supply for Output Clock Buffers.  
2.5V Nominal  
16  
2.5V Power Supply for PLL. When VDDA is at GND, PLL is 2.5V Nominal  
bypassed and CLK is buffered directly to the device outputs.  
During disable (PD# = 0), the PLL is powered down.  
1, 7, 8, 18, 24, 25,  
31, 41, 42, 48  
VSS  
Common Ground  
0.0V Ground  
17  
AVSS  
Analog Ground  
0.0V Analog  
Ground  
When VDDA is strapped LOW, the PLL is turned off and  
bypassed for test purposes.  
Zero-delay Buffer  
When used as a zero-delay buffer the CY2SSTV857-27 will  
likely be in a nested clock tree application. For these applica-  
tions the CY2SSTV857-27 offers a differential clock input pair  
as a PLL reference. The CY2SSTV857-27 then can lock onto  
the reference and translate with near-zero delay to low-skew  
outputs. For normal operation, the external feedback input,  
FBIN, is connected to the feedback output, FBOUT. By  
connecting the feedback output to the feedback input the  
propagation delay through the device is eliminated. The PLL  
works to align the output edge with the input reference edge  
thus producing a near-zero delay. The reference frequency  
affects the static phase offset of the PLL and thus the relative  
delay between the inputs and outputs.  
Power Management  
Output enable/disable control of the CY2SSTV857-27 allows  
the user to implement power management schemes into the  
design. Outputs are three-stated/disabled when PD# is  
asserted low (see Table 1).  
Note:  
1. A bypass capacitor (0.1PF) should be placed as close as possible to each positive power pin (<0.2”). If these bypass capacitors are not close to the pins, their  
high-frequency filtering characteristic will be cancelled by the lead inductance of the traces.  
Rev 1.0,November 21, 2006  
Page 2 of 8