欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28409ZC 参数 Datasheet PDF下载

CY28409ZC图片预览
型号: CY28409ZC
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟合成器与差分SRC和CPU输出 [Clock Synthesizer with Differential SRC and CPU Outputs]
分类和应用: 晶体外围集成电路光电二极管时钟
文件页数/大小: 16 页 / 218 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28409ZC的Datasheet PDF文件第5页浏览型号CY28409ZC的Datasheet PDF文件第6页浏览型号CY28409ZC的Datasheet PDF文件第7页浏览型号CY28409ZC的Datasheet PDF文件第8页浏览型号CY28409ZC的Datasheet PDF文件第10页浏览型号CY28409ZC的Datasheet PDF文件第11页浏览型号CY28409ZC的Datasheet PDF文件第12页浏览型号CY28409ZC的Datasheet PDF文件第13页  
CY28409  
PD# Deassertion  
There is no change to the output drive current values during  
the stopped state. The CPUT is driven HIGH with a current  
value equal to (Mult 0 ‘select’) x (Iref), and the CPUC signal  
will not be driven. Due to the external pull-down circuitry,  
CPUC will be LOW during this stopped state.  
The power-up latency between PD# rising to a valid logic ‘1’  
level and the starting of all clocks is less than 1.8 ms.  
CPU_STP# Assertion  
The CPU_STP# signal is an active LOW input used for  
synchronous stopping and starting the CPU output clocks  
while the rest of the clock generator continues to function.  
When the CPU_STP# pin is asserted, all CPU outputs that are  
set with the SMBus configuration to be stoppable via assertion  
of CPU_STP# will be stopped after being sampled by two  
rising edges of the internal CPUT clock. The final states of the  
stopped CPU signals are CPUT = HIGH and CPUC = LOW.  
CPU_STP# Deassertion  
The deassertion of the CPU_STP# signal will cause all CPU  
outputs that were stopped to resume normal operation in a  
synchronous manner. Synchronous manner meaning that no  
short or stretched clock pulses will be produce when the clock  
resumes. The maximum latency from the deassertion to active  
outputs is no more than two CPU clock cycles.  
Tstable  
<1.8 ms  
PD#  
CPUT, 133MHz  
CPUC, 133MHz  
SRCT 100MHz  
SRCC 100MHz  
3V66, 66MHz  
USB, 48MHz  
PCI, 33MHz  
REF  
Tdrive_PWRDN#  
<300 Ps, >200 mV  
Figure 4. Power-down Deassertion Timing Waveform  
CPU_STP#  
CPUT  
CPUC  
Figure 5. CPU_STP# Assertion Waveform  
CPU_STP#  
CPUT  
CPUC  
CPU Internal  
Tdrive_CPU_STP#, 10 ns > 200 mV  
Figure 6. CPU_STP# Deassertion Waveform  
Rev 1.0,November 22, 2006  
Page 9 of 16