欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28339ZXC 参数 Datasheet PDF下载

CY28339ZXC图片预览
型号: CY28339ZXC
PDF下载: 下载PDF文件 查看货源
内容描述: 英特尔CK408手机时钟合成器 [Intel CK408 Mobile Clock Synthesizer]
分类和应用: 晶体外围集成电路光电二极管手机时钟
文件页数/大小: 17 页 / 160 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28339ZXC的Datasheet PDF文件第1页浏览型号CY28339ZXC的Datasheet PDF文件第2页浏览型号CY28339ZXC的Datasheet PDF文件第4页浏览型号CY28339ZXC的Datasheet PDF文件第5页浏览型号CY28339ZXC的Datasheet PDF文件第6页浏览型号CY28339ZXC的Datasheet PDF文件第7页浏览型号CY28339ZXC的Datasheet PDF文件第8页浏览型号CY28339ZXC的Datasheet PDF文件第9页  
CY28339  
Two-Wire SMBus Control Interface  
Serial Control Registers  
The two-wire control interface implements a Read/Write slave  
only interface according to SMBus specification.  
Following the acknowledge of the Address Byte, two additional  
bytes must be sent:  
The device will accept data written to the D2 address and data  
may read back from address D3. It will not respond to any  
other addresses, and previously set control registers are  
retained as long as power in maintained on the device.  
1. “Command code“ byte  
2. “Byte count” byte.  
Although the data (bits) in the command is considered “don’t  
care,” it must be sent and will be acknowledged. After the  
Command Code and the Byte Count have been acknowl-  
edged, the sequence (Byte 0, Byte 1, and Byte 2) described  
below will be valid and acknowledged.  
Byte 0: CPU Clock Register[3,4]  
Bit @Pup  
Name  
Description  
7
0
Spread Spectrum Enable.  
0 = Spread Off, 1 = Spread On. This is a Read and Write control bit.  
6
0
CPU Clock Power-down Mode Select.  
0 = Drive CPUT to 2x IREF and drive CPUC LOW  
1 = Tri-state all CPU outputs.  
This is only applicable when PD# is LOW. It is not applicable to CPU_STOP#.  
5
0
3V66_1/VCH 3V66_1/VCH Frequency Select  
0 = 66M selected, 1 = 48M selected. This is a Read and Write control bit.  
4
3
Reserved  
HW  
PCI_STOP# Reflects the current value of the internal PCI_STOP# function when read. Internally PCI_STOP#  
is a logical AND function of the internal SMBus register bit and the external PCI_STOP# pin.  
2
1
0
HW  
HW  
1
S2  
S1  
Frequency Select Bit 2. Reflects the value of S2. This bit is Read-only.  
Frequency Select Bit 1. Reflects the value of S1. This bit is Read-only.  
Reserved  
Byte 1: CPU Clock Register  
Bit @Pup Name  
Description  
7
6
1
0
Reserved  
CPUT1, CPUC1 CPUT/C Output Functionality Control when CPU_STOP# is asserted.  
CPUT2, CPUC2 0 = Drive CPUT to 6x IREF and drive CPUC LOW  
1 = three-state all CPU outputs.  
This bit will override Byte0,Bit6 such that even if it is 0, when PD# goes LOW the CPU outputs  
will be three-stated.  
5
4
0
0
CPUT2, CPUC2 CPUT/C2 Functionality Control when CPU_STOP# is asserted.  
0 = Stopped LOW,1 = Free Running. This is a Read and Write control bit.  
CPUT1, CPUC1 CPUT/C1 Functionality Control When CPU_STOP# is asserted.  
0 = Stopped LOW, 1 = Free Running. This is a Read and Write control bit.  
3
2
0
1
Reserved  
CPUT2, CPUC2 CPUT/C2 Output Control.  
0 = disable, 1 = enabled. This is a Read and Write control bit.  
1
1
1
CPUT1, CPUC1 CPUT/C1 Output Control.  
0 = disable, 1 = enabled. This is a Read and Write control bit.  
0
Reserved  
Notes:  
3. PU = internal pull-up. PD = internal pull-down. T = tri-level logic input with valid logic voltages of LOW = < 0.8V, T = 1.0 – 1.8V and HIGH = > 2.0V.  
4. The “Pin#” column lists the relevant pin number where applicable. The “@Pup” column gives the default state at power-up.  
Rev 1.0,November 25, 2006  
Page 3 of 17