欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28316 参数 Datasheet PDF下载

CY28316图片预览
型号: CY28316
PDF下载: 下载PDF文件 查看货源
内容描述: FTG威盛PL133T和PLE133T [FTG for VIA PL133T and PLE133T]
分类和应用:
文件页数/大小: 17 页 / 207 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28316的Datasheet PDF文件第1页浏览型号CY28316的Datasheet PDF文件第3页浏览型号CY28316的Datasheet PDF文件第4页浏览型号CY28316的Datasheet PDF文件第5页浏览型号CY28316的Datasheet PDF文件第6页浏览型号CY28316的Datasheet PDF文件第7页浏览型号CY28316的Datasheet PDF文件第8页浏览型号CY28316的Datasheet PDF文件第9页  
CY28316  
Pin Definitions  
Pin Name  
Pin No.  
Pin Type  
Pin Description  
CPU0:1  
44, 43  
O
O
CPU Clock Output 0 through 1: CPU clocks for processor and chipset.  
PCI2:6  
9, 10, 11, 12,  
13  
PCI Clock Outputs 2 through 6: 3.3V 33-MHz PCI clock outputs. Frequency is  
set by FS0:4 inputs or through serial data interface.  
PCI1/FS3  
7
I/O  
Fixed PCI Clock Output/Frequency Select 3: 3.3V PCI clock outputs. As an  
output, frequency is set by FS0:4 inputs or through the serial data interface. This  
pin also serves as a power-on strap option to determine the device operating  
frequency, as described in Table 5.  
PCI0/FS4  
6
I/O  
Fixed PCI Clock Output/Frequency Select 4: 3.3V PCI clock outputs. This pin  
also serves as a power-on strap option to determine the device operating  
frequency, as described in Table 5.  
RST#  
41  
26  
O
(open-drain)  
Reset# Output: Open drain system reset output.  
48MHz/FS0  
I/O  
I/O  
I/O  
48-MHz Output/Frequency Select 0: 3.3V 48-MHz non-spread spectrum output.  
This pin also serves as a power-on strap option to determine the device operating  
frequency as described in Table 5.  
24_48MHz/  
FS1  
25  
46  
24_48MHz Output/Frequency Select 1: 3.3V 24- or 48-MHz non-spread  
spectrum output. This pin also serves as a power-on strap option to determine the  
device operating frequency, as described in Table 5.  
REF1/FS2  
Reference Clock Output 1/Frequency Select 2: 3.3V 14.318-MHz output clock.  
This pin also serves as a power-on strap option to determine the device operating  
frequency as described in Table 5.  
REF0  
47  
15  
O
I
Reference Clock Output 0: 3.3V 14.318-MHz output clock.  
SDRAM Buffer Input Pin: Reference input for SDRAM buffer.  
SDRAMIN  
SDRAM0:12 38, 37, 35, 34,  
32, 31, 29, 28,  
21, 20, 18, 17,  
40  
O
SDRAM Outputs: These thirteen dedicated outputs provide copies of the signal  
provided at the SDRAMIN input.  
SCLK  
SDATA  
X1  
24  
23  
3
I
I/O  
I
Clock pin for SMBus circuitry.  
Data pin for SMBus circuitry.  
Crystal Connection or External Reference Frequency Input: This pin has dual  
functions. It can be used as an external 14.318-MHz crystal connection or as an  
external reference frequency input.  
X2  
4
O
I
Crystal Connection: An output connection for an external 14.318-MHz crystal. If  
using an external reference, this pin must be left unconnected.  
VTT_PWRGD#  
48  
VTT_PWRGD#: 3.3V LVTTL compatible input that controls the FS0:4 to be latched  
and enables all outputs. CY28316 will sample the FS0:4 inputs and enable all clock  
outputs after all VDD become valid and VTT_PWRGD# is held LOW.  
VDD_REF,  
VDD_PCI,  
VDD_SDRAM,  
VDD_48MHz  
1, 5, 14, 19,  
27, 30, 36  
P
Power Connection: Power supply for core logic, PLL circuitry, SDRAM outputs,  
PCI outputs, reference outputs, 48-MHz output, and 24_48-MHz output. Connect  
to 3.3V supply.  
VDD_CPU  
42  
P
Power Connection: Power supply for CPU outputs. Connect to 2.5V supply.  
GND_REF,  
GND_PCI,  
2, 8, 16, 22,  
33, 39, 45  
G
Ground Connections: Connect all ground pins to the common system ground  
plane.  
GND_SDRAM,  
VDD_48MHz,  
VDD_CPU  
Rev 1.0,November 20, 2006  
Page 2 of 17