欢迎访问ic37.com |
会员登录 免费注册
发布采购

SM12809DT-6.6 参数 Datasheet PDF下载

SM12809DT-6.6图片预览
型号: SM12809DT-6.6
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous DRAM Module, 32MX72, 4.5ns, CMOS, DIMM-168]
分类和应用: 动态存储器内存集成电路
文件页数/大小: 12 页 / 153 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号SM12809DT-6.6的Datasheet PDF文件第4页浏览型号SM12809DT-6.6的Datasheet PDF文件第5页浏览型号SM12809DT-6.6的Datasheet PDF文件第6页浏览型号SM12809DT-6.6的Datasheet PDF文件第7页浏览型号SM12809DT-6.6的Datasheet PDF文件第9页浏览型号SM12809DT-6.6的Datasheet PDF文件第10页浏览型号SM12809DT-6.6的Datasheet PDF文件第11页浏览型号SM12809DT-6.6的Datasheet PDF文件第12页  
CAS2/150MHz HSDRAM  
64MB, 128MB DIMM  
Preliminary Data Sheet  
AC Operating Conditions (TA = 0°C to 70°C)  
Clock and Clock Enable Parameters  
Symbol  
Parameter  
-6.6  
Units  
Notes  
Min  
6.6  
6.6  
2.5  
2.5  
1.5  
0.8  
1.5  
-
Max  
tCK3  
Clock Cycle Time, CL = 3  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tCK2  
Clock Cycle Time, CL = 2  
tCKH3, tCKL3  
tCKH2, tCKL2  
tCKES  
Clock High & Low Times, CL=3  
Clock High & Low Times, CL=2  
Clock Enable Set-Up Time  
Clock Enable Hold Time  
-
-
1
1
-
tCKEH  
-
tCKSP  
CKE Set-Up Time (Power down mode)  
Transition Time (Rise and Fall)  
-
tT  
4
Notes:  
1. Assumes clock rise and fall times are equal to 1ns. If rise or fall time exceeds 1ns, other AC timing parameters must be compensated by an  
additional [(trise+tfall)/2-1] ns.  
Common Parameters  
Symbol  
Parameter  
-6.6  
Units  
Notes  
Min  
1.5  
Max  
tCS  
Command and Address Set-Up Time  
Command and Address Hold Time  
RAS to CAS Delay Time  
-
ns  
ns  
tCH  
0.8  
-
tRCD  
tRC  
tRAS  
tRP  
18.0  
53.3  
33.3  
13.3  
13.3  
6.6  
-
ns  
Bank Cycle Time  
120K  
ns  
Bank Active Time  
120K  
ns  
Precharge Time  
-
-
-
-
ns  
tRRD  
tCCD  
tMRD  
Bank to Bank Delay Time (Alt. Bank)  
CAS to CAS Delay Time (Same Bank)  
Mode Register Set to Active Delay  
ns  
ns  
2
CLK  
Enhanced Memory Systems Inc., 1850 Ramtron Dr., Colo Spgs, CO 80921  
PHONE: (800) 545-DRAM; FAX: (719) 488-9095; http://www.edram.com  
2000 Enhanced Memory Systems. All rights reserved.  
The information contained herein is subject to change without notice.  
Page 8 of 12  
Revision 1.0