欢迎访问ic37.com |
会员登录 免费注册
发布采购

FM24CL64B-GTR 参数 Datasheet PDF下载

FM24CL64B-GTR图片预览
型号: FM24CL64B-GTR
PDF下载: 下载PDF文件 查看货源
内容描述: [Memory Circuit, 8KX8, CMOS, PDSO8, GREEN, MS-012AA, SOIC-8]
分类和应用: 存储
文件页数/大小: 13 页 / 115 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号FM24CL64B-GTR的Datasheet PDF文件第1页浏览型号FM24CL64B-GTR的Datasheet PDF文件第2页浏览型号FM24CL64B-GTR的Datasheet PDF文件第3页浏览型号FM24CL64B-GTR的Datasheet PDF文件第4页浏览型号FM24CL64B-GTR的Datasheet PDF文件第6页浏览型号FM24CL64B-GTR的Datasheet PDF文件第7页浏览型号FM24CL64B-GTR的Datasheet PDF文件第8页浏览型号FM24CL64B-GTR的Datasheet PDF文件第9页  
FM24CL64  
Memory Operation  
Device  
Select  
The FM24CL64 is designed to operate in a manner  
very similar to other 2-wire interface memory  
products. The major differences result from the  
higher performance write capability of FRAM  
technology. These improvements result in some  
differences between the FM24CL64 and a similar  
configuration EEPROM during writes. The  
complete operation for both writes and reads is  
explained below.  
Slave  
ID  
1
0
1
0
A2 A1 A0 R/W  
7
6
5
4
3
2
1
0
Figure 4. Slave Address  
Write Operation  
All writes begin with a device address, then a  
memory address. The bus master indicates a write  
operation by setting the LSB of the device address  
to a 0. After addressing, the bus master sends each  
byte of data to the memory and the memory  
generates an acknowledge condition. Any number of  
sequential bytes may be written. If the end of the  
address range is reached internally, the address  
counter will wrap from 1FFFh to 0000h.  
Addressing Overview  
After the FM24CL64 (as receiver) acknowledges the  
device address, the master can place the memory  
address on the bus for a write operation. The address  
requires two bytes. The first is the MSB. Since the  
device uses only 13 address bits, the value of the  
upper three bits are “don’t care”. Following the MSB  
is the LSB with the remaining eight address bits. The  
address value is latched internally. Each access  
causes the latched address value to be incremented  
automatically. The current address is the value that is  
held in the latch -- either a newly written value or the  
address following the last access. The current address  
will be held for as long as power remains or until a  
new value is written. Reads always use the current  
address. A random read address can be loaded by  
beginning a write operation as explained below.  
Unlike other nonvolatile memory technologies,  
there is no effective write delay with FRAM. Since  
the read and write access times of the underlying  
memory are the same, the user experiences no delay  
through the bus. The entire memory cycle occurs in  
less time than a single bus clock. Therefore, any  
operation including read or write can occur  
immediately following  
a
write. Acknowledge  
polling, a technique used with EEPROMs to  
determine if a write is complete is unnecessary and  
will always return a ready condition.  
After transmission of each data byte, just prior to the  
acknowledge, the FM24CL64 increments the internal  
address latch. This allows the next sequential byte to  
be accessed with no additional addressing. After the  
last address (1FFFh) is reached, the address latch will  
roll over to 0000h. There is no limit to the number of  
bytes that can be accessed with a single read or write  
operation.  
Internally, an actual memory write occurs after the  
8th data bit is transferred. It will be complete before  
the acknowledge is sent. Therefore, if the user  
desires to abort a write without altering the memory  
contents, this should be done using start or stop  
condition prior to the 8th data bit. The FM24CL64  
uses no page buffering.  
Data Transfer  
After the address information has been transmitted,  
data transfer between the bus master and the  
FM24CL64 can begin. For a read operation the  
FM24CL64 will place 8 data bits on the bus then wait  
for an acknowledge from the master. If the  
acknowledge occurs, the FM24CL64 will transfer the  
next sequential byte. If the acknowledge is not sent,  
the FM24CL64 will end the read operation. For a  
write operation, the FM24CL64 will accept 8 data  
bits from the master then send an acknowledge. All  
data transfer occurs MSB (most significant bit) first.  
The memory array can be write protected using the  
WP pin. Setting the WP pin to a high condition  
(VDD  
)
will write-protect all addresses. The  
FM24CL64 will not acknowledge data bytes that are  
written to protected addresses. In addition, the  
address counter will not increment if writes are  
attempted to these addresses. Setting WP to a low  
state (VSS) will deactivate this feature. WP is pulled  
down internally.  
Figure 5 below illustrates both a single-byte and  
multiple-write.  
Rev. 3.1  
Mar. 2005  
Page 5 of 13