欢迎访问ic37.com |
会员登录 免费注册
发布采购

P4C1048L-55CWMB 参数 Datasheet PDF下载

P4C1048L-55CWMB图片预览
型号: P4C1048L-55CWMB
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗512K ×8 CMOS静态RAM [LOW POWER 512K x 8 CMOS STATIC RAM]
分类和应用:
文件页数/大小: 12 页 / 157 K
品牌: PYRAMID [ PYRAMID SEMICONDUCTOR CORPORATION ]
 浏览型号P4C1048L-55CWMB的Datasheet PDF文件第2页浏览型号P4C1048L-55CWMB的Datasheet PDF文件第3页浏览型号P4C1048L-55CWMB的Datasheet PDF文件第4页浏览型号P4C1048L-55CWMB的Datasheet PDF文件第5页浏览型号P4C1048L-55CWMB的Datasheet PDF文件第6页浏览型号P4C1048L-55CWMB的Datasheet PDF文件第7页浏览型号P4C1048L-55CWMB的Datasheet PDF文件第8页浏览型号P4C1048L-55CWMB的Datasheet PDF文件第9页  
P4C1048L
LOW POWER 512K x 8
CMOS STATIC RAM
FEATURES
V
CC
Current
— Operating: 35mA
— CMOS Standby: 100µA
Access Times
—45/55/70/100 ns
Single 5 Volts ±10% Power Supply
Easy Memory Expansion Using
CE
and
OE
Inputs
Common Data I/O
Three-State Outputs
Fully TTL Compatible Inputs and Outputs
Advanced CMOS Technology
Automatic Power Down
Packages
—32-Pin 600 mil Plastic and Ceramic DIP
—32-Pin 445 mil SOP
—32-Pin TSOP II
DESCRIPTION
The P4C1048L is a 4 Megabit low power CMOS static
RAM organized as 512K x 8. The CMOS memory re-
quires no clocks or refreshing, and has equal access
and cycle times. Inputs are fully TTL-compatible. The
RAM operates from a single 5V±10% tolerance power
supply.
Access times as fast as 45 ns are availale. CMOS is
utilized to reduce power consumption to a low level.
The P4C1048L device provides asynchronous opera-
tion with matching access and cycle times. Memory
locations are specified on address pins A
0
to A
18
. Read-
ing is accomplished by device selection (CE low) and
output enabling (OE) while write enable (WE) remains
HIGH. By presenting the address under these condi-
tions, the data in the addressed memory location is pre-
sented on the data input/output pins. The input/output
pins stay in the HIGH Z state when either
CE
is HIGH or
WE
is LOW.
The P4C1048L is packaged in a 32-pin 445 mil plastic
SOP, 32-pin TSOP II, or 600 mil plastic or ceramic side-
brazed DIP.
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATION
DIP (P600, C10),
SOP (S12), TSOP II (T4)
TOP VIEW
Document #
SRAM129
REV D
Revised July 2007
1