Pin Configuration
ML67Q4050/Q4060 Series
Figure 3. 64-Pin WCSP for the ML67Q4060/61
Top View of WCSP Package
A
B
C
D
E
F
G
H
BOOTCLK/
PD5
NC
PF5/
TIMER5/
EXINT5
PF2/
TIMER2/
CTS1
PE4/
SD
PB0/
TX0
PB4/
SCL/
TXD
PB3/
RX1/
EXINT1
8
8
7
6
5
4
3
PC0/
MISO0/
DSR0
GND
PF4/
TIMER4/
EXINT4
PF[1[/
TIMER1/
RTS0
BOOT0/
PE3/
MCLK
PB5/
SDA/
RXD
PE0
VDD_IO
7
PC2/
SCK0/
RI0
PC3/
SSN0/
DCD0
PC4/
MISO1/
DSR1
PF3/
TIMER3/
RTS1
PB2/
TX1/
EFIQ_N
PE2
GND
PE1
6
PC5/
MOSI1/
DTR1
RESET_N
TDI/
PA2
PC1/
MOSI0/
DTR0
PB1/
/RX0
PD1/
AIN1/
EXINT3
PD0/
AIN0/
EXINT2
VDD_IO
5
RSTOUT_N/PA6/
MCLK
PC6/
SCK1/
RI1
PC7/
SSN1/
DCD1
TMS/
PA1
PF0/
TIMER0/
CTS0
PD2/
AIN2
PD3/
AN3
TEST1
4
BS/
PD4
PE5/
WS
TDO/
PA3
TCK/
PA0
VDD_IO
VDD_IO
GND
TEST2
VDD_CORE
RTCCLK_P
F
GND
VDD_CORE
RTCCLK_N
G
VDD_PLL
3
NTRST/
PA4
PE6/
SCK
VDD_CORE
SYSCLK_N
C
GND
SYSCLK_P
D
GND_PLL
2
2
1
JTAGE/
PA5
VDD_IO
VDD_CORE
1
A
B
E
H
NOTES:
1. For pins that have multiple functions, the signals are noted by their
Initial / primary / secondary / tertiary functions. See “Pin Descriptions”
Table for details.
June 2006, Rev 1.2
Oki Semiconductor • 7