欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9459904MXA 参数 Datasheet PDF下载

5962-9459904MXA图片预览
型号: 5962-9459904MXA
PDF下载: 下载PDF文件 查看货源
内容描述: [8KX8 NON-VOLATILE SRAM, 55ns, CDIP28, 0.300 INCH, CERAMIC, DIP-28]
分类和应用: 静态存储器内存集成电路
文件页数/大小: 15 页 / 491 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号5962-9459904MXA的Datasheet PDF文件第1页浏览型号5962-9459904MXA的Datasheet PDF文件第2页浏览型号5962-9459904MXA的Datasheet PDF文件第3页浏览型号5962-9459904MXA的Datasheet PDF文件第5页浏览型号5962-9459904MXA的Datasheet PDF文件第6页浏览型号5962-9459904MXA的Datasheet PDF文件第7页浏览型号5962-9459904MXA的Datasheet PDF文件第8页浏览型号5962-9459904MXA的Datasheet PDF文件第9页  
STK12C68  
e
SRAM WRITE CYCLES #1 & #2  
(V = 5.0V 10%)  
CC  
SYMBOLS  
STK12C68-25 STK12C68-35 STK12C68-45 STK12C68-55  
NO.  
PARAMETER  
UNITS  
#1  
#2  
Alt.  
MIN  
25  
20  
20  
10  
0
MAX  
MIN  
35  
25  
25  
12  
0
MAX  
MIN  
45  
30  
30  
15  
0
MAX  
MIN  
55  
45  
45  
25  
0
MAX  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
t
t
t
t
t
t
Write Cycle Time  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
AVAV  
AVAV  
WC  
WP  
CW  
DW  
t
t
Write Pulse Width  
WLWH  
WLEH  
t
t
Chip Enable to End of Write  
Data Set-up to End of Write  
Data Hold after End of Write  
Address Set-up to End of Write  
Address Set-up to Start of Write  
Address Hold after End of Write  
Write Enable to Output Disable  
Output Active after End of Write  
ELWH  
DVWH  
WHDX  
ELEH  
DVEH  
EHDX  
t
t
t
t
t
DH  
AW  
t
t
t
20  
0
25  
0
30  
0
45  
0
AVWH  
AVEH  
t
t
t
AS  
AVWL  
AVEL  
t
t
t
0
0
0
0
WHAX  
i, j  
EHAX  
WR  
t
t
10  
13  
14  
15  
WLQZ  
WZ  
t
t
5
5
5
5
WHQX  
OW  
Note j: If W is low when E goes low, the outputs remain in the high-impedance state.  
Note k: E or W must be VIH during address transitions.  
Note l: HSB must be high during SRAM WRITE cycles.  
k, l  
SRAM WRITE CYCLE #1: W Controlled  
12  
t
AVAV  
ADDRESS  
19  
WHAX  
14  
ELWH  
t
t
E
17  
AVWH  
t
18  
AVWL  
t
13  
WLWH  
t
W
15  
DVWH  
16  
WHDX  
t
t
DATA IN  
DATA VALID  
20  
WLQZ  
t
21  
WHQX  
t
HIGH IMPEDANCE  
DATA OUT  
PREVIOUS DATA  
k, l  
SRAM WRITE CYCLE #2: E Controlled  
12  
AVAV  
t
ADDRESS  
14  
ELEH  
18  
AVEL  
19  
EHAX  
t
t
t
E
17  
AVEH  
t
13  
WLEH  
t
W
15  
DVEH  
16  
EHDX  
t
t
DATA IN  
DATA VALID  
HIGH IMPEDANCE  
DATA OUT  
March 2006  
4
Document Control # ML0008 rev 0.5