欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9311201MXX 参数 Datasheet PDF下载

5962-9311201MXX图片预览
型号: 5962-9311201MXX
PDF下载: 下载PDF文件 查看货源
内容描述: [PLL Based Clock Driver, 7B Series, 2 True Output(s), 0 Inverted Output(s), CMOS, CQCC32, CERAMIC, LCC-32]
分类和应用: 驱动逻辑集成电路
文件页数/大小: 14 页 / 326 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号5962-9311201MXX的Datasheet PDF文件第2页浏览型号5962-9311201MXX的Datasheet PDF文件第3页浏览型号5962-9311201MXX的Datasheet PDF文件第4页浏览型号5962-9311201MXX的Datasheet PDF文件第5页浏览型号5962-9311201MXX的Datasheet PDF文件第7页浏览型号5962-9311201MXX的Datasheet PDF文件第8页浏览型号5962-9311201MXX的Datasheet PDF文件第9页浏览型号5962-9311201MXX的Datasheet PDF文件第10页  
CY7B991  
CY7B992  
[2, 13]  
Switching Characteristics Over the Operating Range  
[14]  
[14]  
CY7B991–2  
CY7B992–2  
Parameter  
Description  
FS = LOW  
Min.  
Typ.  
Max.  
Min.  
Typ.  
Max.  
Unit  
[1, 2]  
[1, 2]  
f
Operating Clock  
15  
25  
30  
50  
80  
15  
30  
50  
MHz  
NOM  
Frequency in MHz  
FS = MID  
25  
40  
[1, 2 , 3]  
[15]  
FS = HIGH  
40  
80  
t
t
t
t
REF Pulse Width HIGH  
REF Pulse Width LOW  
Programmable Skew Unit  
5.0  
5.0  
5.0  
ns  
ns  
RPWH  
RPWL  
U
5.0  
See Table 1  
Zero Output Matched-Pair Skew  
0.05  
0.20  
0.05  
0.20  
ns  
SKEWPR  
[16, 17]  
(XQ0, XQ1)  
[16, 18,19]  
t
t
Zero Output Skew (All Outputs)  
0.1  
0.25  
0.5  
0.1  
0.25  
0.5  
ns  
ns  
SKEW0  
Output Skew (Rise-Rise, Fall-Fall, Same  
0.25  
0.25  
SKEW1  
[16, 20]  
Class Outputs)  
t
t
t
Output Skew (Rise-Fall, Nominal-Inverted,  
Divided-Divided)  
0.3  
0.25  
0.5  
0.5  
0.5  
0.9  
0.3  
0.25  
0.5  
0.5  
0.5  
0.7  
ns  
ns  
ns  
SKEW2  
SKEW3  
SKEW4  
[16, 20]  
Output Skew (Rise-Rise, Fall-Fall, Different  
[16, 20]  
Class Outputs)  
Output Skew (Rise-Fall, Nominal-Divided,  
[16, 20]  
Divided-Inverted)  
[14, 21]  
t
t
t
t
t
t
t
t
t
Device-to-Device Skew  
0.75  
+0.25  
+0.65  
2.0  
0.75  
+0.25  
+0.5  
3.0  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ms  
ps  
ps  
DEV  
Propagation Delay, REF Rise to FB Rise  
–0.25  
–0.65  
0.0  
0.0  
–0.25  
0.5  
0.0  
0.0  
PD  
[22]  
Output Duty Cycle Variation  
ODCV  
PWH  
PWL  
ORISE  
OFALL  
LOCK  
JR  
[23, 24]  
Output HIGH Time Deviation from 50%  
[23, 24]  
Output LOW Time Deviation from 50%  
1.5  
3.0  
[23, 25]  
Output Rise Time  
0.15  
0.15  
1.0  
1.0  
1.2  
0.5  
0.5  
2.0  
2.0  
2.5  
[23, 25]  
Output Fall Time  
1.2  
2.5  
[26]  
PLL Lock Time  
0.5  
0.5  
[14]  
Cycle-to-Cycle Output  
Jitter  
RMS  
25  
25  
[14]  
Peak-to-Peak  
200  
200  
Note:  
13. Test measurement levels for the CY7B991 are TTL levels (1.5V to 1.5V). Test measurement levels for the CY7B992 are CMOS levels (VCC/2 to VCC/2). Test  
conditions assume signal transition times of 2 ns or less and output loading as shown in the AC Test Loads and Waveforms unless otherwise specified.  
14. Guaranteed by statistical correlation. Tested initially and after any design or process changes that may affect these parameters.  
15. Except as noted, all CY7B992–2 and –5 timing parameters are specified to 80-MHz with a 30-pF load.  
16. SKEW is defined as the time between the earliest and the latest output transition among all outputs for which the same tU delay has been selected when all are  
loaded with 50 pF and terminated with 50to 2.06V (CY7B991) or VCC/2 (CY7B992).  
17. tSKEWPR is defined as the skew between a pair of outputs (XQ0 and XQ1) when all eight outputs are selected for 0tU.  
18. tSKEW0 is defined as the skew between outputs when they are selected for 0tU. Other outputs are divided or inverted but not shifted.  
19. CL=0 pF. For CL=30 pF, tSKEW0=0.35 ns.  
20. There are three classes of outputs: Nominal (multiple of tU delay), Inverted (4Q0 and 4Q1 only with 4F0 = 4F1 = HIGH), and Divided (3Qx and 4Qx only in Divide-by-2  
or Divide-by-4 mode).  
21. tDEV is the output-to-output skew between any two devices operating under the same conditions (VCC ambient temperature, air flow, etc.)  
22. tODCV is the deviation of the output from a 50% duty cycle. Output pulse width variations are included in tSKEW2 and tSKEW4 specifications.  
23. Specified with outputs loaded with 30 pF for the CY7B99X–2 and –5 devices and 50 pF for the CY7B99X–7 devices. Devices are terminated through 50to  
2.06V (CY7B991) or VCC/2 (CY7B992).  
24. tPWH is measured at 2.0V for the CY7B991 and 0.8 VCC for the CY7B992. tPWL is measured at 0.8V for the CY7B991 and 0.2 VCC for the CY7B992.  
25. tORISE and tOFALL measured between 0.8V and 2.0V for the CY7B991 or 0.8VCC and 0.2VCC for the CY7B992.  
26. tLOCK is the time that is required before synchronization is achieved. This specification is valid only after VCC is stable and within normal operating limits. This parameter  
is measured from the application of a new signal or frequency at REF or FB until tPD is within specified limits.  
6