24LLC08  
					8K-Bit Serial EEPROM  
					Master  
					SCL Line  
					Bit 1  
					Bit 9  
					Data from  
					Transmitter  
					ACK from  
					Receiver  
					ACK  
					Figure 3-8. Acknowledge Response From Receiver  
					·
					·
					Slave Address: After the master initiates a Start condition, it must output the address of the device to be  
					accessed. The most significant four bits of the slave address are called the “device identifier”. The identifier  
					for the 24LLC08 is “1010B”. The next three bits comprise the address of a specific device. The device address  
					is defined by the state of the A0, A1 and A2 pins. Using this addressing scheme, you can cascade up to  
					two 24LLC08 on the bus (see Table 3-2 belos). The b1, b2 for 24LLC08 is used by the master to select witch  
					of the blocks of internal memory (1 block=256 words) are to be accessed. The bits are in effect the most  
					significant bits of the word address.  
					Read/Write: The final (eighth) bit of the slave address defines the type of operation to be performed. If the  
					R/W bit is “1”, a read operation is executed. If it is “0”, a write operation is executed.  
					Table 3-2. Slave Device Addressing  
					Device  
					Device Identifier  
					Device Address  
					R/W Bit  
					b0  
					b7 b6 b5 b4  
					b3  
					b2  
					b1  
					24LLC08  
					1
					0
					1
					0
					A2  
					B1  
					B0  
					R/W  
					* All specs and applications shown above subject to change without prior notice.  
					1F-5 NO.66 SEC.2 NAN-KAN RD ., LUCHU , TAOYUAN, TAIWAN  
					Tel:886-3-3214525  
					Email: server@ceramate.com.tw  
					Http: www.ceramate.com.tw  
					Rev 1.0 Nov. 18, 2002  
					Page 7 of 19  
					Fax:886-3-3521052