欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1810GC68-20 参数 Datasheet PDF下载

EP1810GC68-20图片预览
型号: EP1810GC68-20
PDF下载: 下载PDF文件 查看货源
内容描述: [UV PLD, 22ns, CMOS, CPGA68, CERAMIC, PGA-68]
分类和应用: 时钟LTE输入元件可编程逻辑
文件页数/大小: 42 页 / 719 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1810GC68-20的Datasheet PDF文件第1页浏览型号EP1810GC68-20的Datasheet PDF文件第2页浏览型号EP1810GC68-20的Datasheet PDF文件第3页浏览型号EP1810GC68-20的Datasheet PDF文件第5页浏览型号EP1810GC68-20的Datasheet PDF文件第6页浏览型号EP1810GC68-20的Datasheet PDF文件第7页浏览型号EP1810GC68-20的Datasheet PDF文件第8页浏览型号EP1810GC68-20的Datasheet PDF文件第9页  
Classic EPLD Family Data Sheet  
The eight product terms of the programmable-ANDarray feed the 8-input  
ORgate, which then feeds one input to an XORgate. The other input to the  
XORgate is connected to a programmable bit that allows the array output  
to be inverted. Altera’s MAX+PLUS II software uses the XORgate to  
implement either active-high or active-low logic, or De Morgan’s  
inversion to reduce the number of product terms needed to implement a  
function.  
Programmable Registers  
To implement registered functions, each macrocell register can be  
individually programmed for D, T, JK, or SR operation. If necessary, the  
register can be bypassed for combinatorial operation. During design  
compilation, the MAX+PLUS II software selects the most efficient register  
operation for each registered function to minimize the logic resources  
needed by the design. Registers have an individual asynchronous clear  
function that is controlled by a dedicated product term. These registers  
are cleared automatically during power-up.  
In addition, macrocell registers can be individually clocked by either a  
global clock or any input or feedback path to the ANDarray. Altera’s  
proprietary programmable I/O architecture allows the designer to  
program output and feedback paths for combinatorial or registered  
operation in both active-high and active-low modes. These features make  
it possible to simultaneously implement a variety of logic functions.  
Output Enable/Clock Select  
Figure 2 shows the two operating modes (Modes 0 and 1) provided by the  
output enable/clock (OE/CLK) select. The OE/CLKselect, which is  
controlled by a single programmable bit, can be individually configured  
for each macrocell. In Mode 0, the tri-state output buffer is controlled by  
a single product term. If the output enable is high, the output buffer is  
enabled. If the output enable is low, the output has a high-impedance  
value. In Mode 0, the macrocell flipflop is clocked by its global clock input  
signal.  
In Mode 1, the output enable buffer is always enabled, and the macrocell  
register can be triggered by an array clock signal generated by a product  
term. This mode allows registers to be individually clocked by any signal  
on the ANDarray. With both true and complement signals in the ANDarray,  
the register can be configured to trigger on a rising or falling edge. This  
product-term-controlled clock configuration also supports gated clock  
structures.  
748  
Altera Corporation