欢迎访问ic37.com |
会员登录 免费注册
发布采购

R80C188XL25 参数 Datasheet PDF下载

R80C188XL25图片预览
型号: R80C188XL25
PDF下载: 下载PDF文件 查看货源
内容描述: [MICROPROCESSOR|16-BIT|CMOS|LLCC|68PIN|CERAMIC ]
分类和应用:
文件页数/大小: 48 页 / 381 K
品牌: ETC [ ETC ]
 浏览型号R80C188XL25的Datasheet PDF文件第9页浏览型号R80C188XL25的Datasheet PDF文件第10页浏览型号R80C188XL25的Datasheet PDF文件第11页浏览型号R80C188XL25的Datasheet PDF文件第12页浏览型号R80C188XL25的Datasheet PDF文件第14页浏览型号R80C188XL25的Datasheet PDF文件第15页浏览型号R80C188XL25的Datasheet PDF文件第16页浏览型号R80C188XL25的Datasheet PDF文件第17页  
80C186XL 80C188XL
Table 3 Pin Descriptions
(Continued)
Pin
Name
SRDY
Pin
Type
I
Input
Type
S(L)
Output
States
Pin Description
Synchronous Ready informs the processor that the addressed
memory space or I O device will complete a data transfer The
SRDY pin accepts an active-HIGH input synchronized to CLKOUT
The use of SRDY allows a relaxed system timing over ARDY This
is accomplished by elimination of the one-half clock cycle required
to internally synchonize the ARDY input signal Connecting SRDY
high will always assert the ready condition to the CPU If this line is
unused it should be tied LOW to yield control to the ARDY pin
H(Z)
R(Z)
LOCK output indicates that other system bus masters are not to
gain control of the system bus LOCK is active LOW The LOCK
signal is requested by the LOCK prefix instruction and is activated
at the beginning of the first data cycle associated with the
instruction immediately following the LOCK prefix It remains active
until the completion of that instruction No instruction prefetching
will occur while LOCK is asserted
Bus cycle status S0 – S2 are encoded to provide bus-transaction
information
Bus Cycle Status Information
S2
0
0
0
0
1
1
1
1
S1
0
0
1
1
0
0
1
1
S0
0
1
0
1
0
1
0
1
Bus Cycle Initiated
Interrupt Acknowledge
Read I O
Write I O
Halt
Instruction Fetch
Read Data from Memory
Write Data to Memory
Passive (no bus cycle)
LOCK
O
S0
S1
S2
O
H(Z)
R(1)
S2 may be used as a logical M IO indicator and S1 as a DT R
indicator
HOLD
HLDA
I
O
A(L)
H(1)
R(0)
HOLD indicates that another bus master is requesting the local bus
The HOLD input is active HIGH The processor generates HLDA
(HIGH) in response to a HOLD request Simultaneous with the
issuance of HLDA the processor will float the local bus and control
lines After HOLD is detected as being LOW the processor will
lower HLDA When the processor needs to run another bus cycle it
will again drive the local bus and control lines
In Enhanced Mode HLDA will go low when a DRAM refresh cycle
is pending in the processor and an external bus master has control
of the bus It will be up to the external master to relinquish the bus
by lowering HOLD so that the processor may execute the refresh
cycle
NOTE
Pin names in parentheses apply to the 80C188XL
13