欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8F082ASH020SC 参数 Datasheet PDF下载

Z8F082ASH020SC图片预览
型号: Z8F082ASH020SC
PDF下载: 下载PDF文件 查看货源
内容描述: Z8喝采XP -R F08xA系列与扩展外设 [Z8 Encore XP-R F08xA Series with eXtended Peripherals]
分类和应用: 微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 244 页 / 2750 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8F082ASH020SC的Datasheet PDF文件第111页浏览型号Z8F082ASH020SC的Datasheet PDF文件第112页浏览型号Z8F082ASH020SC的Datasheet PDF文件第113页浏览型号Z8F082ASH020SC的Datasheet PDF文件第114页浏览型号Z8F082ASH020SC的Datasheet PDF文件第116页浏览型号Z8F082ASH020SC的Datasheet PDF文件第117页浏览型号Z8F082ASH020SC的Datasheet PDF文件第118页浏览型号Z8F082ASH020SC的Datasheet PDF文件第119页  
Z8 Encore! XP® F08xA Seriess  
Product Specification  
97  
0 = No parity error has occurred.  
1 = A parity error has occurred.  
OE—Overrun Error  
This bit indicates that an overrun error has occurred. An overrun occurs when new data is  
received and the UART Receive Data register has not been read. If the RDA bit is reset to  
0, reading the UART Receive Data register clears this bit.  
0 = No overrun error occurred.  
1 = An overrun error occurred.  
FE—Framing Error  
This bit indicates that a framing error (no Stop bit following data reception) was detected.  
Reading the UART Receive Data register clears this bit.  
0 = No framing error occurred.  
1 = A framing error occurred.  
BRKD—Break Detect  
This bit indicates that a break occurred. If the data bits, parity/multiprocessor bit, and Stop  
bit(s) are all 0s this bit is set to 1. Reading the UART Receive Data register clears this bit.  
0 = No break occurred.  
1 = A break occurred.  
TDRE—Transmitter Data Register Empty  
This bit indicates that the UART Transmit Data register is empty and ready for additional  
data. Writing to the UART Transmit Data register resets this bit.  
0 = Do not write to the UART Transmit Data register.  
1 = The UART Transmit Data register is ready to receive an additional byte to be transmit-  
ted.  
TXE—Transmitter Empty  
This bit indicates that the transmit shift register is empty and character transmission is fin-  
ished.  
0 = Data is currently transmitting.  
1 = Transmission is complete.  
CTS—CTS signal  
When this bit is read it returns the level of the CTS signal. This signal is active Low.  
UART Status 1 Register  
This register contains multiprocessor control and status bits.  
Table 63. UART Status 1 Register (U0STAT1)  
BITS  
7
6
5
4
3
2
1
0
Reserved  
NEWFRM  
MPRX  
FIELD  
RESET  
0
0
0
0
0
0
0
0
PS024705-0405  
P R E L I M I N A R Y  
UART