欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT8920BE1 参数 Datasheet PDF下载

MT8920BE1图片预览
型号: MT8920BE1
PDF下载: 下载PDF文件 查看货源
内容描述: [Telecom Circuit, 1-Func, CMOS, PDIP28, 0.600 INCH, LEAD FREE, PLASTIC, MS-011AB, DIP-28]
分类和应用: 光电二极管
文件页数/大小: 28 页 / 619 K
品牌: ZARLINK [ ZARLINK SEMICONDUCTOR INC ]
 浏览型号MT8920BE1的Datasheet PDF文件第3页浏览型号MT8920BE1的Datasheet PDF文件第4页浏览型号MT8920BE1的Datasheet PDF文件第5页浏览型号MT8920BE1的Datasheet PDF文件第6页浏览型号MT8920BE1的Datasheet PDF文件第8页浏览型号MT8920BE1的Datasheet PDF文件第9页浏览型号MT8920BE1的Datasheet PDF文件第10页浏览型号MT8920BE1的Datasheet PDF文件第11页  
Data Sheet
ADDRESS BITS
A
6
0
0
X
X
X
X
X
X
X
X
X
X
X
X
X
1
1
NOTES:
MT8920B
REGISTERS
A
1
0
1
0
0
1
0
0
1
1
0
0
1
1
0
0
0
1
A
0
0
1
0
1
0
0
1
0
1
0
1
0
1
0
1
0
1
A
5
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
A
4
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
A
3
0
1
0
0
0
0
0
0
0
1
1
1
1
1
1
0
1
A
2
0
1
0
0
0
1
1
1
1
0
0
0
0
1
1
0
1
READ
Rx0 - Channel 0
Rx0 - Channel 31
Control Register 1
Control Register 2
Interrupt Vector Register
Interrupt Flag Register 1
Interrupt Flag Register 2
Image Register 1
Image Register 2
Interrupt Mask Register 1
Interrupt Mask Register 2
Match Byte Register 1
Match Byte Register 2
Interrupt Channel Address 1
Interrupt Channel Address 2
Rx0 - Channel 0
Rx0 - Channel 31
WRITE
Tx0 - Channel 0
Tx0 - Channel 31
Control Register 1
Control Register 2
Interrupt Vector Register
-
-
-
-
Interrupt Mask Register 1
Interrupt Mask Register 2
Match Byte Register 1
Match Byte Register 2
Interrupt Channel Address 1
Interrupt Channel Address 2
Tx1 - Channel 0
Tx1 - Channel 31
Table 2. Mode 1 Address Map
X is don’t care
A
6
is bit D
4
of Control Register 1
Bit
7
6
Name
(Unused)
IRQRST
Description
Interrupt Reset.
This bit, when set high, automatically clears the Interrupt Flag Register
and the Interrupt Image Register without these registers being serviced. This bit
automatically resets to zero after the register clear is completed.
RAM Configuration.
This bit configures Tx0, Tx1 and Rx0 RAMS for 32 or 24 byte
operation. D
5
= 0 for 32 channel; D
5
= 1 for 24 channel.
Address Bit A6.
This bit extends the addressing range for access to Tx1 memory.
Interrupt Source 2 Mode Select.
This bit configures the source 2 interrupt generator.
D
3
= 0 selects “static” interrupt mode; D
3
= 1 selects “dynamic” interrupt mode.
Interrupt Source 1 Mode Select.
This bit configures the source 1 interrupt generator.
D
2
= 0 selects “static” interrupt mode; D
2
= 1 selects “dynamic” interrupt mode.
Interrupt Source 2 Enable.
IRQ2EN = 1 enables interrupts to occur from source 2.
Interrupt Source 1 Enable.
IRQ1EN = 1 enables interrupts to occur from source 1.
Table 3. Control Register 1 Bit Definitions
7
5
4
3
2
1
0
RAMCON
A
6
IRQ2MODE
IRQ1MODE
IRQ2EN
IRQ1EN