欢迎访问ic37.com |
会员登录 免费注册
发布采购

XCS10-3TQ144I 参数 Datasheet PDF下载

XCS10-3TQ144I图片预览
型号: XCS10-3TQ144I
PDF下载: 下载PDF文件 查看货源
内容描述: 斯巴达和Spartan- XL FPGA [Spartan and Spartan-XL FPGA]
分类和应用:
文件页数/大小: 83 页 / 770 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XCS10-3TQ144I的Datasheet PDF文件第1页浏览型号XCS10-3TQ144I的Datasheet PDF文件第2页浏览型号XCS10-3TQ144I的Datasheet PDF文件第4页浏览型号XCS10-3TQ144I的Datasheet PDF文件第5页浏览型号XCS10-3TQ144I的Datasheet PDF文件第6页浏览型号XCS10-3TQ144I的Datasheet PDF文件第7页浏览型号XCS10-3TQ144I的Datasheet PDF文件第8页浏览型号XCS10-3TQ144I的Datasheet PDF文件第9页  
R
Spartan and Spartan-XL FPGA Families Data Sheet
Spartan and Spartan-XL devices provide system clock
rates exceeding 80 MHz and internal performance in
excess of 150 MHz. In addition to the conventional benefit
of high volume programmable logic solutions, Spartan
series FPGAs also offer on-chip edge-triggered single-port
and dual-port RAM, clock enables on all flip-flops, fast carry
logic, and many other features.
The Spartan/XL families leverage the highly successful
XC4000 architecture with many of that family’s features and
benefits. Technology advancements have been derived
from the XC4000XLA process developments.
Configurable Logic Blocks (CLBs)
The CLBs are used to implement most of the logic in an
FPGA. The principal CLB elements are shown in the simpli-
fied block diagram in
Figure 2.
There are three look-up
tables (LUT) which are used as logic function generators,
two flip-flops and two groups of signal steering multiplexers.
There are also some more advanced features provided by
the CLB which will be covered in the
Function Generators
Two 16 x 1 memory look-up tables (F-LUT and G-LUT) are
used to implement 4-input function generators, each offer-
ing unrestricted logic implementation of any Boolean func-
tion of up to four independent input signals (F1 to F4 or G1
to G4). Using memory look-up tables the propagation delay
is independent of the function implemented.
A third 3-input function generator (H-LUT) can implement
any Boolean function of its three inputs. Two of these inputs
are controlled by programmable multiplexers (see box "A" of
Figure 2).
These inputs can come from the F-LUT or G-LUT
outputs or from CLB inputs. The third input always comes
from a CLB input. The CLB can, therefore, implement cer-
tain functions of up to nine inputs, like parity checking. The
three LUTs in the CLB can also be combined to do any arbi-
trarily defined Boolean function of five inputs.
Logic Functional Description
The Spartan series uses a standard FPGA structure as
shown in
Figure 1, page 2.
The FPGA consists of an array
of configurable logic blocks (CLBs) placed in a matrix of
routing channels. The input and output of signals is
achieved through a set of input/output blocks (IOBs) forming
a ring around the CLBs and routing channels.
CLBs provide the functional elements for implementing
the user’s logic.
IOBs provide the interface between the package pins
and internal signal lines.
Routing channels provide paths to interconnect the
inputs and outputs of the CLBs and IOBs.
The functionality of each circuit block is customized during
configuration by programming internal static memory cells.
The values stored in these memory cells determine the
logic functions and interconnections implemented in the
FPGA.
DS060 (v1.8) June 26, 2008
Product Specification
3