欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS312_09 参数 Datasheet PDF下载

DS312_09图片预览
型号: DS312_09
PDF下载: 下载PDF文件 查看货源
内容描述: 的Spartan- 3E FPGA系列:介绍和订购信息 [Spartan-3E FPGA Family: Introduction and Ordering Information]
分类和应用:
文件页数/大小: 233 页 / 5527 K
品牌: XILINX [ XILINX, INC ]
 浏览型号DS312_09的Datasheet PDF文件第169页浏览型号DS312_09的Datasheet PDF文件第170页浏览型号DS312_09的Datasheet PDF文件第171页浏览型号DS312_09的Datasheet PDF文件第172页浏览型号DS312_09的Datasheet PDF文件第174页浏览型号DS312_09的Datasheet PDF文件第175页浏览型号DS312_09的Datasheet PDF文件第176页浏览型号DS312_09的Datasheet PDF文件第177页  
R
Pinout Descriptions  
CP132: 132-ball Chip-scale Package  
The XC3S100E, XC3S250E and the XC3S500E FPGAs  
are available in the 132-ball chip-scale package, CP132.  
The devices share a common footprint for this package as  
shown in Table 133 and Figure 82.  
nected to VCCINT to maintain density migration compatibil-  
ity.  
Similarly, the A4, C1, and P10 balls on the XC3S100E  
FPGA are not connected but should be connected to GND  
to maintain density migration compatibility.  
Table 133 lists all the CP132 package pins. They are sorted  
by bank number and then by pin name. Pins that form a dif-  
ferential I/O pair appear together in the table. The table also  
shows the pin number for each pin and the pin type, as  
defined earlier.  
The XC3S100E FPGA has four fewer BPI address pins,  
A[19:0], whereas the XC3S250E and XC3S500E support  
A[23:0].  
An electronic version of this package pinout table and foot-  
print diagram is available for download from the Xilinx web  
site at:  
Physically, the D14 and K2 balls on the XC3S100E and  
XC3S250E FPGAs are not connected but should be con-  
http://www.xilinx.com/support/documentation/data_sheets/s3e_pin.zip  
Pinout Table  
Table 133: CP132 Package Pinout  
XC3S250E  
XC3S500E  
XC3S100E  
Bank  
Pin Name  
Pin Name  
CP132 Ball  
C12  
Type  
I/O  
0
0
0
IO_L01N_0  
IO_L01P_0  
N.C. ()  
IO_L01N_0  
IO_L01P_0  
IO_L02N_0  
A13  
I/O  
A12  
100E: N.C.  
Others: I/O  
0
0
0
N.C. ()  
N.C. ()  
IP  
IO_L02P_0  
B12  
B11  
C11  
100E: N.C.  
Others: I/O  
IO_L03N_0/VREF_0  
IO_L03P_0  
100E: N.C.  
Others: VREF (I/O)  
100E: INPUT  
Others: I/O  
0
0
0
0
0
0
0
0
0
0
0
IO_L04N_0/GCLK5  
IO_L04P_0/GCLK4  
IO_L05N_0/GCLK7  
IO_L05P_0/GCLK6  
IO_L07N_0/GCLK11  
IO_L07P_0/GCLK10  
IO_L08N_0/VREF_0  
IO_L08P_0  
IO_L04N_0/GCLK5  
IO_L04P_0/GCLK4  
IO_L05N_0/GCLK7  
IO_L05P_0/GCLK6  
IO_L07N_0/GCLK11  
IO_L07P_0/GCLK10  
IO_L08N_0/VREF_0  
IO_L08P_0  
C9  
A10  
A9  
B9  
B7  
A7  
C6  
B6  
C5  
B5  
C4  
GCLK  
GCLK  
GCLK  
GCLK  
GCLK  
GCLK  
VREF  
I/O  
IO_L09N_0  
IO_L09N_0  
I/O  
IO_L09P_0  
IO_L09P_0  
I/O  
N.C. ()  
IO_L10N_0  
100E: N.C.  
Others: I/O  
0
IP  
IO_L10P_0  
B4  
100E: INPUT  
Others: I/O  
0
0
0
0
IO_L11N_0/HSWAP  
IO_L11P_0  
IO_L11N_0/HSWAP  
IO_L11P_0  
B3  
A3  
C8  
B8  
DUAL  
I/O  
IP_L06N_0/GCLK9  
IP_L06P_0/GCLK8  
IP_L06N_0/GCLK9  
IP_L06P_0/GCLK8  
GCLK  
GCLK  
DS312-4 (v3.8) August 26, 2009  
www.xilinx.com  
173  
Product Specification  
 复制成功!