欢迎访问ic37.com |
会员登录 免费注册
发布采购

17512LJC 参数 Datasheet PDF下载

17512LJC图片预览
型号: 17512LJC
PDF下载: 下载PDF文件 查看货源
内容描述: 串行CON组fi guration的PROM [Serial Configuration PROMs]
分类和应用: 可编程只读存储器
文件页数/大小: 10 页 / 73 K
品牌: XILINX [ XILINX, INC ]
 浏览型号17512LJC的Datasheet PDF文件第2页浏览型号17512LJC的Datasheet PDF文件第3页浏览型号17512LJC的Datasheet PDF文件第4页浏览型号17512LJC的Datasheet PDF文件第5页浏览型号17512LJC的Datasheet PDF文件第6页浏览型号17512LJC的Datasheet PDF文件第7页浏览型号17512LJC的Datasheet PDF文件第8页浏览型号17512LJC的Datasheet PDF文件第9页  
0
®
XC1701L
(3.3V),
XC1701
(5.0V) and
XC17512L
(3.3V)
Serial Configuration PROMs
0
5*
December 10, 1997 (Version 1.1)
Product Specification
Features
• On-chip address counter, incremented by each rising
edge on the clock input
• Simple interface to the FPGA; requires only one user
I/O pin
• Cascadable for storing longer or multiple bitstreams
• Programmable reset polarity (active High or active Low)
for compatibility with different FPGA solutions
• Supports XC4000EX/XL fast configuration mode (15.0
MHz)
• Low-power CMOS Floating Gate process
• Available in 5 V and 3.3 V versions
• Available in compact plastic packages: 8-pin PDIP,
20-pin SOIC, and 20-pin PLCC.
• Programming support by leading programmer
manufacturers.
• Design support using the Xilinx Alliance and
Foundation series software packages.
Description
The XC1701L, XC1701 and XC17512L serial configuration
PROMs (SCPs) provide an easy-to-use, cost-effective
method for storing Xilinx FPGA configuration bitstreams.
When the FPGA is in master serial mode, it generates a
configuration clock that drives the SCP. A short access time
after the rising clock edge, data appears on the SCP DATA
output pin that is connected to the FPGA DIN pin. The
FPGA generates the appropriate number of clock pulses to
complete the configuration. Once configured, it disables the
SCP. When the FPGA is in slave mode, the SCP and the
FPGA must both be clocked by an incoming signal.
Multiple devices can be concatenated by using the CEO
output to drive the CE input of the following device. The
clock inputs and the DATA outputs of all SCPs in this chain
are interconnected. All devices are compatible and can be
cascaded with other members of the family.
For device programming, either the Xilinx Alliance or Foun-
dation series development system compiles the FPGA
design file into a standard Hex format, which is then trans-
ferred to the programmer.
V
CC
V
PP
GND
CE
RESET/
OE or
OE/
RESET
CLK
Address Counter
TC
CEO
EPROM
Cell
Matrix
Output
OE
DATA
X3185
Figure 1: Simplified Block Diagram (does not show programming circuit)
December 10, 1997 (Version 1.1)
5-1