欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8766GEDS/V 参数 Datasheet PDF下载

WM8766GEDS/V图片预览
型号: WM8766GEDS/V
PDF下载: 下载PDF文件 查看货源
内容描述: 24位, 192kHz的6通道DAC [24-bit, 192kHz 6-Channel DAC]
分类和应用: 商用集成电路光电二极管
文件页数/大小: 36 页 / 368 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8766GEDS/V的Datasheet PDF文件第17页浏览型号WM8766GEDS/V的Datasheet PDF文件第18页浏览型号WM8766GEDS/V的Datasheet PDF文件第19页浏览型号WM8766GEDS/V的Datasheet PDF文件第20页浏览型号WM8766GEDS/V的Datasheet PDF文件第22页浏览型号WM8766GEDS/V的Datasheet PDF文件第23页浏览型号WM8766GEDS/V的Datasheet PDF文件第24页浏览型号WM8766GEDS/V的Datasheet PDF文件第25页  
Production Data  
WM8766  
be supported by setting the BCP register bit. Setting BCP to 1 inverts the polarity of BCLK to the  
inverse of that shown in Figure 13, Figure 14, Figure 15, Figure 16, and Figure 17.  
REGISTER ADDRESS  
0000011  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
BCLK Polarity (DSP Modes):  
0: Normal BCLK polarity  
1: Inverted BCLK polarity  
3
BCP  
0
Interface Control  
The IWL[1:0] bits are used to control the input word length.  
REGISTER ADDRESS  
0000011  
BIT  
LABEL  
IWL  
DEFAULT  
DESCRIPTION  
Input Word Length:  
00 : 16 bit data  
5:4  
00  
Interface Control  
[1:0]  
01: 20 bit data  
10: 24 bit data  
11: 32 bit data  
Note: 32-bit right justified mode is not supported.  
In all modes, the data is signed 2's complement. The digital filters always input 24-bit data. If the  
DAC is programmed to receive 16 or 20 bit data, the WM8766 pads the unused LSBs with zeros. If  
the DAC is programmed into 32 bit mode, the 8 LSBs are ignored.  
Note: In 24 bit I2S mode, any width of 24 bits or less is supported provided that LRCLK is high for a  
minimum of 24 BCLKs and low for a minimum of 24 BCLKs.  
A number of options are available to control how data from the Digital Audio Interface is applied to  
the DAC channels.  
PD Rev 4.1 July 2005  
21  
w
 复制成功!