欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8718SEDS 参数 Datasheet PDF下载

WM8718SEDS图片预览
型号: WM8718SEDS
PDF下载: 下载PDF文件 查看货源
内容描述: 24位差分立体声DAC,具有音量控制 [24 BIT DIFFERENTIAL STEREO DAC WITH VOLUME CONTROL]
分类和应用:
文件页数/大小: 27 页 / 285 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8718SEDS的Datasheet PDF文件第4页浏览型号WM8718SEDS的Datasheet PDF文件第5页浏览型号WM8718SEDS的Datasheet PDF文件第6页浏览型号WM8718SEDS的Datasheet PDF文件第7页浏览型号WM8718SEDS的Datasheet PDF文件第9页浏览型号WM8718SEDS的Datasheet PDF文件第10页浏览型号WM8718SEDS的Datasheet PDF文件第11页浏览型号WM8718SEDS的Datasheet PDF文件第12页  
WM8718  
Production Data  
MASTER CLOCK TIMING  
tMCLKL  
MCLK  
tMCLKH  
tMCLKY  
Figure 1 Master Clock Timing Requirements  
Test Conditions  
AVDD = 5V, DVDD = 3.3V, AGND, DGND = 0V, TA = +25oC, fs = 48kHz, MCLK = 256fs unless otherwise stated.  
PARAMETER  
SYMBOL  
TEST CONDITIONS  
MIN  
TYP  
MAX  
UNIT  
Master Clock Timing Information  
MCLK Master clock pulse width high  
MCLK Master clock pulse width low  
MCLK Master clock cycle time  
MCLK Duty cycle  
tMCLKH  
tMCLKL  
tMCLKY  
13  
13  
ns  
ns  
ns  
26  
40:60  
60:40  
DIGITAL AUDIO INTERFACE TIMINGS  
tBCH  
tBCL  
BCKIN  
tBCY  
LRCIN  
DIN  
tLRSU  
tDS  
tLRH  
tDH  
Figure 2 Digital Audio Data Timing  
Test Conditions  
AVDD = 5V, DVDD = 3.3V, AGND, DGND = 0V, TA = +25oC, fs = 48kHz, MCLK = 256fs unless otherwise stated.  
PARAMETER  
SYMBOL  
TEST CONDITIONS  
MIN  
TYP  
MAX  
UNIT  
Audio Data Input Timing Information  
BCKIN cycle time  
tBCY  
tBCH  
tBCL  
40  
16  
16  
8
ns  
ns  
ns  
ns  
BCKIN pulse width high  
BCKIN pulse width low  
LRCIN set-up time to  
BCKIN rising edge  
tLRSU  
LRCIN hold time from  
BCKIN rising edge  
tLRH  
tDS  
8
8
8
ns  
ns  
ns  
DIN set-up time to BCKIN  
rising edge  
DIN hold time from BCKIN  
rising edge  
tDH  
PD Rev 4.1 March 2004  
8
w