欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8591GEDS 参数 Datasheet PDF下载

WM8591GEDS图片预览
型号: WM8591GEDS
PDF下载: 下载PDF文件 查看货源
内容描述: 24位192千赫立体声CODEC [24 BIT, 192 KHZ STEREO CODEC]
分类和应用:
文件页数/大小: 50 页 / 495 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8591GEDS的Datasheet PDF文件第15页浏览型号WM8591GEDS的Datasheet PDF文件第16页浏览型号WM8591GEDS的Datasheet PDF文件第17页浏览型号WM8591GEDS的Datasheet PDF文件第18页浏览型号WM8591GEDS的Datasheet PDF文件第20页浏览型号WM8591GEDS的Datasheet PDF文件第21页浏览型号WM8591GEDS的Datasheet PDF文件第22页浏览型号WM8591GEDS的Datasheet PDF文件第23页  
Product Preview  
WM8591  
DACBCLK  
ADCBCLK  
ADCLRC  
DVD  
Controller  
WM8591  
CODEC  
DACLRC  
DOUT  
DIN  
Figure 11 Master Mode  
AUDIO INTERFACE FORMATS  
Audio data is applied to the internal DAC filters or output from the ADC filters, via the Digital Audio  
Interface. 5 popular interface formats are supported:  
Left Justified mode  
Right Justified mode  
I2S mode  
DSP Early mode  
DSP Late mode  
All 5 formats send the MSB first and support word lengths of 16, 20, 24 and 32 bits, with the  
exception of 32 bit right justified mode, which is not supported.  
In left justified, right justified and I2S modes, the digital audio interface receives DAC data on the DIN  
input and outputs ADC data on DOUT. Audio Data for each stereo channel is time multiplexed with  
ADCLRC/DACLRC indicating whether the left or right channel is present. ADCLRC/DACLRC is also  
used as a timing reference to indicate the beginning or end of the data words.  
In left justified, right justified and I2S modes; the minimum number of BCLKs per DACLRC/ADCLRC  
period is 2 times the selected word length. ADCLRC/DACLRC must be high for a minimum of word  
length BCLKs and low for a minimum of word length BCLKs. Any mark to space ratio on  
ADCLRC/DACLRC is acceptable provided the above requirements are met.  
In DSP early or DSP late mode, DACLRC is used as a frame sync signal to identify the MSB of the  
first word. The minimum number of DACBCLKs per DACLRC period is 2 times the selected word  
length. Any mark to space ratio is acceptable on DACLRC provided the rising edge is correctly  
positioned. The ADC data may also be output in DSP early or late modes, with ADCLRC used as a  
frame sync to identify the MSB of the first word. The minimum number of ADCBCLKs per ADCLRC  
period is 2 times the selected word length.  
LEFT JUSTIFIED MODE  
In left justified mode, the MSB of DIN is sampled by the WM8591 on the first rising edge of  
DACBCLK following a DACLRC transition. The MSB of the ADC data is output on DOUT and  
changes on the same falling edge of ADCBCLK as ADCLRC and may be sampled on the rising edge  
of ADCBCLK. ADCLRC and DACLRC are high during the left samples and low during the right  
samples (Figure 12).  
PP Rev 1.0 May 2005  
19  
w
 复制成功!