欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8569GEDSV 参数 Datasheet PDF下载

WM8569GEDSV图片预览
型号: WM8569GEDSV
PDF下载: 下载PDF文件 查看货源
内容描述: 24位, 192kHz立体声编解码器与音量控制 [24-bit, 192kHz Stereo CODEC with Volume Control]
分类和应用: 解码器编解码器
文件页数/大小: 36 页 / 417 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8569GEDSV的Datasheet PDF文件第19页浏览型号WM8569GEDSV的Datasheet PDF文件第20页浏览型号WM8569GEDSV的Datasheet PDF文件第21页浏览型号WM8569GEDSV的Datasheet PDF文件第22页浏览型号WM8569GEDSV的Datasheet PDF文件第24页浏览型号WM8569GEDSV的Datasheet PDF文件第25页浏览型号WM8569GEDSV的Datasheet PDF文件第26页浏览型号WM8569GEDSV的Datasheet PDF文件第27页  
Product Preview  
WM8569  
DAC DIGITAL AUDIO INTERFACE CONTROL REGISTER  
Interface format is selected via the DACFMT[1:0] register bits:  
REGISTER ADDRESS  
0000011  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
1:0 DACFMT  
[1:0]  
00  
Interface Format Select:  
Interface Control  
00 : Right justified mode  
01: Left justified mode  
10: I2S mode  
11: DSP mode A orB  
In left justified, right justified or I2S modes, the DACLRP register bit controls the polarity of DACLRC.  
If this bit is set high, the expected polarity of DACLRC will be the opposite of that shown Figure 11,  
Figure 12 and Figure 13. Note that if this feature is used as a means of swapping the left and right  
channels, a 1 sample phase difference will be introduced. In DSP modes, the DACLRP register bit is  
used to select between modes A and B.  
REGISTER ADDRESS  
0000011  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
In left/right/I2S Modes:  
2
DACLRP  
0
Interface Control  
DACLRC Polarity (normal)  
0 : Normal DACLRC polarity  
1: Inverted DACLRC polarity  
In DSP Mode:  
0 : Mode A  
1: Mode B  
By default, DACLRC and DIN are sampled on the rising edge of DACBCLK and should ideally  
change on the falling edge. Data sources that change DACLRC and DIN on the rising edge of  
DACBCLK can be supported by setting the DACBCP register bit. Setting DACBCP to 1 inverts the  
polarity of DACBCLK to the inverse of that shown in Figure 11 to Figure 17.  
REGISTER ADDRESS  
0000011  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
DACBCLK Polarity (DSP Modes):  
0: Normal BCLK polarity  
3
DACBCP  
0
Interface Control  
1: Inverted BCLK polarity  
The DACIWL[1:0] bits are used to control the input word length.  
REGISTER ADDRESS  
0000011  
BIT  
LABEL  
DACIWL  
[1:0]  
DEFAULT  
DESCRIPTION  
Input Word Length:  
00 : 16 bit data  
5:4  
00  
Interface Control  
01: 20 bit data  
10: 24 bit data  
11: 32 bit data  
Note: 32-bit right justified mode is not supported.  
In all modes, the data is signed 2's complement. The digital filters always input 24-bit data. If the  
DAC is programmed to receive 16 or 20 bit data, the WM8569 pads the unused LSBs with zeros. If  
the DAC is programmed into 32 bit mode, the 8 LSBs are ignored.  
Note: In 24 bit I2S mode, any width of 24 bits or less is supported provided that LRC is high for a  
minimum of 24 BCLKs and low for a minimum of 24 BCLKs.  
A number of options are available to control how data from the Digital Audio Interface is applied to  
the DAC channels.  
PP Rev 1.1 December 2005  
23  
w
 复制成功!