欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8199SCDS 参数 Datasheet PDF下载

WM8199SCDS图片预览
型号: WM8199SCDS
PDF下载: 下载PDF文件 查看货源
内容描述: 20MSPS的16位CCD数字转换器 [20MSPS 16-bit CCD Digitiser]
分类和应用: 转换器
文件页数/大小: 30 页 / 360 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8199SCDS的Datasheet PDF文件第22页浏览型号WM8199SCDS的Datasheet PDF文件第23页浏览型号WM8199SCDS的Datasheet PDF文件第24页浏览型号WM8199SCDS的Datasheet PDF文件第25页浏览型号WM8199SCDS的Datasheet PDF文件第27页浏览型号WM8199SCDS的Datasheet PDF文件第28页浏览型号WM8199SCDS的Datasheet PDF文件第29页浏览型号WM8199SCDS的Datasheet PDF文件第30页  
WM8199  
Production Data  
REGISTER  
BIT  
NO  
BIT  
NAME(S)  
DEFAULT  
DESCRIPTION  
Setup  
Register 4  
0
LINEBYLINE  
0
Selects line by line operation 0 = normal operation,  
1 = line by line operation.  
When line by line operation is selected MONO is forced to 1 and CHAN[1:0] to  
00 internally, ensuring that the correct internal timing signals are produced.  
Green and Blue PGAs are also disabled to save power.  
1
ACYCNRLC  
0
When LINEBYLINE = 0 this bit has no effect.  
When LINEBYLINE = 1 this bit determines the function of the RLC/ACYC  
input pin and the input multiplexer and offset/gain register controls.  
0 = RLC/ACYC pin enabled for Reset Level Clamp. Internal selection of input  
and gain/offset multiplexers,  
1 = Auto-cycling enabled by pulsing the RLC/ACYC input pin.  
See Table 4, Colour Selection Description in Line-by-Line Mode for colour  
selection mode details.  
When auto-cycling is enabled, the RLC/ACYC pin cannot be used for reset  
level clamping. The RLCINT bit may be used instead.  
2
FME  
0
When LINEBYLINE = 0 this bit has no effect.  
When LINEBYLINE = 1 this bit controls the input force mux mode:  
0 = No force mux, 1 = Force mux mode. Forces the input mux to be selected  
by FM[1:0] separately from gain and offset multiplexers.  
See Table 4 for details.  
3
RLCINT  
0
When LINEBYLINE = 1 and ACYCNRLC = 1 this bit is used to determine  
whether Reset Level Clamping is used.  
0 = RLC disabled, 1 = RLC enabled.  
5:4  
INTM[1:0]  
00  
Colour selection bits used in internal modes.  
00 = Red, 01 = Green, 10 = Blue and 11 = Reserved.  
See Table 4 for details.  
7:6  
0
FM[1:0]  
00  
0
Colour selection bits used in input force mux modes.  
00 = RINP, 01 = GINP, 10 = BINP and 11 = Reserved.  
See Table 4 for details.  
Setup  
Register 5  
VSMPDET  
0 = Normal operation, signal on VSMP input pin is applied directly to Timing  
Control block.  
1 = Programmable VSMP detect circuit is enabled. An internal synchronisation  
pulse is generated from signal applied to VSMP input pin and is applied to  
Timing Control block.  
3:1  
4
VDEL[2:0]  
000  
When VSMPDET = 0 these bits have no effect.  
When VSMPDET = 1 these bits set a programmable delay from the detected  
edge of the signal applied to the VSMP pin. The internally generated pulse is  
delayed by VDEL MCLK periods from the detected edge.  
See Figure 18, Internal VSMP Pulses Generated for details.  
POSNNEG  
0
When VSMPDET = 0 this bit has no effect.  
When VSMPDET = 1 this bit controls whether positive or negative edges  
are detected:  
0 = Negative edge on VSMP pin is detected and used to generate internal  
timing pulse.  
1 = Positive edge on VSMP pin is detected and used to generate internal  
timing pulse.  
See Figure 18 for further details.  
Setup  
Register 6  
3:0  
SELDIS[3:0]  
0000  
Selective power disable register - activated when SELPD = 1.  
Each bit disables respective cell when 1, enabled when 0.  
SELDIS[0] = Red CDS, PGA  
SELDIS[1] = Green CDS, PGA  
SELDIS[2] = Blue CDS, PGA  
SELDIS[3] = ADC  
PD Rev 3.2 November 2003  
26  
w
 复制成功!