欢迎访问ic37.com |
会员登录 免费注册
发布采购

W90N745CDG 参数 Datasheet PDF下载

W90N745CDG图片预览
型号: W90N745CDG
PDF下载: 下载PDF文件 查看货源
内容描述: 16位/ 32位ARM微控制器 [16/32-bit ARM microcontroller]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 422 页 / 2455 K
品牌: WINBOND [ WINBOND ]
 浏览型号W90N745CDG的Datasheet PDF文件第15页浏览型号W90N745CDG的Datasheet PDF文件第16页浏览型号W90N745CDG的Datasheet PDF文件第17页浏览型号W90N745CDG的Datasheet PDF文件第18页浏览型号W90N745CDG的Datasheet PDF文件第20页浏览型号W90N745CDG的Datasheet PDF文件第21页浏览型号W90N745CDG的Datasheet PDF文件第22页浏览型号W90N745CDG的Datasheet PDF文件第23页  
W90N745CD/W90N745CDG  
Table 5.1 W90N745 Pins Description, continued  
PIN NAME  
IO TYPE  
DESCRIPTION  
Ethernet Interface  
PHY_MDC /  
RMII Management Data Clock for Ethernet. It is the reference clock of MDIO.  
Each MDIO data will be latched at the rising edge of MDC clock.  
IOU  
General Programmable In/Out Port [29]  
Keypad ROW[1] scan output.  
GPIO [29] /  
KPROW [1]  
PHY_MDIO /  
RMII Management Data I/O for Ethernet. It is used to transfer RMII control and  
status information between PHY and MAC.  
IO  
General Programmable In/Out Port [28]  
Keypad ROW[0] scan output.  
GPIO [28] /  
KPROW [0]  
PHY_TXD [1:0] /  
GPIO [27:26] /  
KPCOL [7:6]  
PHY_TXEN /  
2-bit Transmit Data bus for Ethernet.  
General programmable In/Out Port [27:26]  
Keypad column input [7:6], active low  
IOU  
PHY_TXEN shall be asserted synchronously with the first 2-bit of the preamble  
and shall remain asserted while all di-bits to be transmitted are presented. Of  
course, it is synchronized with PHY_REFCLK.  
IOU  
General Programmable In/Out Port [25]  
Keypad column input [5], active low  
GPIO [25] /  
KPCOL [5]  
PHY_REFCLK /  
Reference Clock. The clock shall be 50MHz +/- 50 ppm with minimum 35%  
duty cycle at high or low state.  
IOS  
IOS  
General Programmable In/Out port [24]  
Keypad column input [4], active low  
2-bit Receive Data bus for Ethernet.  
General Programmable In/Out Port [23:22]  
Keypad column input [3:2], active low  
GPIO [24] /  
KPCOL [4]  
PHY_RXD [1:0] /  
GPIO [23:22] /  
KPCOL [3:2]  
PHY_CRSDV /  
Carrier Sense / Receive Data Valid for Ethernet. The PHY_CRSDV shall be  
asserted by PHY when the receive medium is non-idle. Loss of carrier shall  
result in the de-assertion of PHY_CRSDV synchronous to the cycle of  
PHY_REFCLK, and only on 2-bit receive data boundaries.  
IOS  
IOS  
General Programmable In/Out port [21]  
Keypad column input [1], active low  
GPIO [21] /  
KPCOL [1]  
PHY_RXERR /  
Receive Data Error for Ethernet. It indicates a data error detected by PHY.The  
assertion should be lasted for longer than a period of PHY_REFCLK. When  
PHY_RXERR is asserted, the MAC will report a CRC error.  
General programmable In/Out port [20]  
Keypad column input [0], active low  
GPIO [20] /  
KPCOL [0]  
- 14 -  
 复制成功!