欢迎访问ic37.com |
会员登录 免费注册
发布采购

WED3EG6418S202D4 参数 Datasheet PDF下载

WED3EG6418S202D4图片预览
型号: WED3EG6418S202D4
PDF下载: 下载PDF文件 查看货源
内容描述: 128MB- 16Mx64 DDR SDRAM UNBUFFERED W / PLL [128MB- 16Mx64 DDR SDRAM UNBUFFERED W/PLL]
分类和应用: 存储内存集成电路动态存储器双倍数据速率
文件页数/大小: 7 页 / 81 K
品牌: WEDC [ WHITE ELECTRONIC DESIGNS CORPORATION ]
 浏览型号WED3EG6418S202D4的Datasheet PDF文件第1页浏览型号WED3EG6418S202D4的Datasheet PDF文件第2页浏览型号WED3EG6418S202D4的Datasheet PDF文件第3页浏览型号WED3EG6418S202D4的Datasheet PDF文件第4页浏览型号WED3EG6418S202D4的Datasheet PDF文件第5页浏览型号WED3EG6418S202D4的Datasheet PDF文件第7页  
WED3EG6418S-D4  
FINAL  
DETAILED TEST CONDITIONS FOR DDR SDRAM IDD1 & IDD7A  
IDD1 : OPERATING CURRENT: ONE  
BANK  
IDD7A : OPERATING CURRENT : FOUR  
BANK OPERATION  
1. Typical Case : Vcc = 2.5V, T = 25°C  
2. Worst Case : Vcc = 2.7V, T = 10°C  
3. Four banks are being interleaved with tRC (min), Burst  
Mode, Address and Control inputs on NOP edge are not  
changing.  
1. Typical Case : VCC = 2.5V, T = 25°C  
2. Worst Case : VCC = 2.7V, T = 10°C  
3. Only one bank is accessed with tRC (min), Burst Mode,  
Address and Control inputs on NOP edge are changing  
once per clock cycle.  
I
OUT = 0mA  
IOUT = 0mA  
4. Timing patterns  
4. Timing patterns  
-DDR200 (100Mhz, CL = 2) : tCK = 10ns, CL2, BL = 4,  
- DDR200 (100Mhz, CL = 2) : tCK = 10ns, CL2, BL =  
4, tRRD = 2*tCK, tRCD = 3*tCK, Read with autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 A0 R3 A1 R0 -  
repeat the same timing with random address  
changing; 100% of data changing at every burst  
t
RCD = 2*tCK, tRAS = 5*tCK  
Read : A0 N R0 N N P0 N A0 N - repeat the same  
timing with random address changing; 50% of data  
changing at every burst  
-DDR266B (133Mhz, CL = 2.5) : tCK = 7.5ns, CL =  
2.5, BL = 4, tRRD = 2*tCK, tRCD = 3*tCK  
-DDR266B (133Mhz, CL = 2.5): tCK = 7.5ns, CL = 2.5,  
BL = 4, tRCD = 3*tCK, tRC = 9*tCK, tRAS = 5*tCK  
Read : A0 N N R0 N P0 N N N A0 N - repeat the  
same timing with random address changing; 50% of  
data changing at every burst  
Read with autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1  
R0 - repeat the same timing with random address  
changing; 100% of data changing at every burst  
-DDR266A (133Mhz, CL = 2) : tCK = 7.5ns, CL = 2, BL  
= 4, tRCD = 3*tCK, tRC = 9*tCK, tRAS = 5*tCK  
Read : A0 N N R0 N P0 N N N A0 N - repeat the  
same timing with random address changing; 50% of  
data changing at every burst  
-DDR266A (133Mhz, CL = 2) : tCK = 7.5ns, CL2 = 2,  
BL = 4, tRRD = 2*tCK, tRCD = 3*tCK  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1  
R0 - repeat the same timing with random address  
changing; 100% of data changing at every burst  
-DDR333 (166MHz, CL = 2.5) : tCK = 6ns, CL = 2.5, BL  
= 4, tRCD = 10*tCK, tRAS = 7*tCK  
Read " A0 N N R0 N P0 N N N A0 N - repeat the same  
timing with random address changing; 50% of data  
changing at every burst.  
-DDR333 (166MHz, CL = 2.5) : tCK = 6ns, CL =  
2.5, BL = 4, tRRD = 2*tCK, tRCD = 3*tCK, Read with  
autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1  
R0 - repeat the same timing with random address  
changing; 100% of data changing at every burst  
Legend : A = Activate, R = Read, W = Write, P = Precharge, N = NOP  
White Electronic Designs Corp. reserves the right to change products or specifications without notice.  
Oct. 2002  
Rev. # 0  
6
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com