欢迎访问ic37.com |
会员登录 免费注册
发布采购

VG36648041CT 参数 Datasheet PDF下载

VG36648041CT图片预览
型号: VG36648041CT
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS同步动态RAM [CMOS Synchronous Dynamic RAM]
分类和应用:
文件页数/大小: 70 页 / 948 K
品牌: VML [ VANGUARD INTERNATIONAL SEMICONDUCTOR ]
 浏览型号VG36648041CT的Datasheet PDF文件第19页浏览型号VG36648041CT的Datasheet PDF文件第20页浏览型号VG36648041CT的Datasheet PDF文件第21页浏览型号VG36648041CT的Datasheet PDF文件第22页浏览型号VG36648041CT的Datasheet PDF文件第24页浏览型号VG36648041CT的Datasheet PDF文件第25页浏览型号VG36648041CT的Datasheet PDF文件第26页浏览型号VG36648041CT的Datasheet PDF文件第27页  
Preliminary  
VG36648041CT  
CMOS Synchronous Dynamic RAM  
VIS  
9.3 Write to Read Command Interval  
The write command to read command interval is also a minimum of 1 cycle. Only the write data before  
the read command will be written. The data bus must be Hi-Z at least one cycle prior to the first D  
.
OUT  
WRITE to READ Command Interval  
Burst lengh=4  
T7  
T0  
T1  
T3  
T6  
T8  
T2  
T4  
T5  
CLK  
1 cycle  
Read B  
Command  
WRITE A  
CAS latency=2  
Hi-Z  
DA0  
QB0  
QB1  
QB2  
QB3  
DQ  
Write A  
DA0  
Command  
Read B  
CAS latency=3  
Hi-Z  
QB0  
QB1  
QB3  
QB2  
DQ  
9.4 Read to Write Command Interval  
During a read cycle, READ can be interrupted by WRITE.  
DQM must be in High at least 3 clocks prior to the write command. There is a restriction to avoid a data  
conflict. The data bus must be Hi-Z using DQM before Write.  
Document : 1G5-0153  
Rev.1  
Page23  
 复制成功!