欢迎访问ic37.com |
会员登录 免费注册
发布采购

TS2GDOM44H-S 参数 Datasheet PDF下载

TS2GDOM44H-S图片预览
型号: TS2GDOM44H-S
PDF下载: 下载PDF文件 查看货源
内容描述: 44针IDE闪存模块(水平) [44-Pin IDE Flash Module(Horizontal)]
分类和应用: 闪存
文件页数/大小: 34 页 / 907 K
品牌: TRANSCEND [ TRANSCEND INFORMATION. INC. ]
 浏览型号TS2GDOM44H-S的Datasheet PDF文件第2页浏览型号TS2GDOM44H-S的Datasheet PDF文件第3页浏览型号TS2GDOM44H-S的Datasheet PDF文件第4页浏览型号TS2GDOM44H-S的Datasheet PDF文件第5页浏览型号TS2GDOM44H-S的Datasheet PDF文件第7页浏览型号TS2GDOM44H-S的Datasheet PDF文件第8页浏览型号TS2GDOM44H-S的Datasheet PDF文件第9页浏览型号TS2GDOM44H-S的Datasheet PDF文件第10页  
Transcend 44-Pi
i
n I
I
DE Fl
l
ash Modul
l
e (Hori
i
zontal
l
)
Transcend 44-P n DE F ash Modu e (Hor zonta )
TS128M ~ 4GDOM44H-S
TS128M ~ 4GDOM44H-S
True IDE PIO Mode Read/Write Timing
Item
Mode
0
600
70
Mode
1
383
50
Mode
2
240
30
Mode
3
180
30
Mode
4
120
25
Mode
5
100
15
Mode
6
80
10
t
0
t
1
t
2
t
2
t
2i
t
3
t
4
t
5
t
6
t
6Z
t
7
t
8
t
9
t
RD
Cycle time (min)
1
Address Valid to -IORD/-IOWR setup (min)
-IORD/-IOWR (min)
1
-IORD/-IOWR (min) Register (8 bit)
-IORD/-IOWR recovery time (min)
-IOWR data setup (min)
-IOWR data hold (min)
-IORD data setup (min)
-IORD data hold (min)
-IORD data tristate (max)
2
Address valid to IOCS16 assertion (max)
4
Address valid to IOCS16 released (max)
4
-IORD/-IOWR to address valid hold
Read Data Valid to IORDY active (min), if
IORDY initially low after tA
IORDY Setup time
3
165
290
--
60
30
50
5
30
90
60
20
0
35
1250
5
125
290
--
45
20
35
5
30
50
45
15
0
35
1250
5
100
290
--
30
15
20
5
30
40
30
10
0
35
1250
5
80
80
70
30
10
20
5
30
N/A
N/A
10
0
35
1250
5
70
70
25
20
10
20
5
30
N/A
N/A
10
0
35
1250
5
65
65
25
20
5
15
5
20
N/A
N/A
10
0
N/A
5
N/A
5
N/A
5
55
55
20
15
5
10
5
20
N/A
N/A
10
0
N/A
5
N/A
5
N/A
5
t
A
t
B
IORDY Pulse Width (max)
t
C
IORDY assertion to release (max)
Notes: All timings are in nanoseconds. The maximum load on -IOCS16 is 1 LSTTL with a 50 pF (40pF below
120nsec Cycle Time) total load. All times are in nanoseconds. Minimum time from -IORDY high to -IORD
high is 0 nsec, but minimum -IORD width shall still be met.
(1) t
0
is the minimum total cycle time, t
2
is the minimum command active time, and t
2i
is the minimum
command recovery time or command inactive time. The actual cycle time equals the sum of the actual
command active time and the actual command inactive time. The three timing requirements of t0, t
2
, and
t
2i
shall be met. The minimum total cycle time requirement is greater than the sum of t
2
and t
2i
. This means
a host implementation can lengthen either or both t
2
or t
2i
to ensure that t
0
is equal to or greater than the
value reported in the device’s identify device data.
(2) This parameter specifies the time from the negation edge of -IORD to the time that the data bus is
released by the device.
(3) The delay from the activation of -IORD or -IOWR until the state of IORDY is first sampled. If IORDY is
inactive then the host shall wait until IORDY is active before the PIO cycle can be completed. If the device
is not driving IORDY negated at t
A
after the activation of -IORD or -IOWR, then t
5
shall be met and t
RD
is
not applicable. If the device is driving IORDY negated at the time t
A
after the activation of -IORD or -IOWR,
then t
RD
shall be met and t5 is not applicable.
(4) t
7
and t
8
apply only to modes 0, 1 and 2. For other modes, this signal is not valid.
(5) IORDY is not supported in this mode.
Transcend Information Inc.
6
Ver 1.0