欢迎访问ic37.com |
会员登录 免费注册
发布采购

TSA7887BRZ 参数 Datasheet PDF下载

TSA7887BRZ图片预览
型号: TSA7887BRZ
PDF下载: 下载PDF文件 查看货源
内容描述: 微功耗,双通道, 125 ksps的,串行输出的12位SAR ADC [A Micropower, 2-channel, 125-ksps, Serial-Output 12-bit SAR ADC]
分类和应用: 转换器光电二极管
文件页数/大小: 20 页 / 1374 K
品牌: TOUCHSTONE [ TOUCHSTONE SEMICONDUCTOR INC ]
 浏览型号TSA7887BRZ的Datasheet PDF文件第5页浏览型号TSA7887BRZ的Datasheet PDF文件第6页浏览型号TSA7887BRZ的Datasheet PDF文件第7页浏览型号TSA7887BRZ的Datasheet PDF文件第8页浏览型号TSA7887BRZ的Datasheet PDF文件第10页浏览型号TSA7887BRZ的Datasheet PDF文件第11页浏览型号TSA7887BRZ的Datasheet PDF文件第12页浏览型号TSA7887BRZ的Datasheet PDF文件第13页  
TSA7887  
DESCRIPTION OF OPERATION  
The TSA7887 is  
single/dual-channel,  
a
single-supply, low-power,  
12-bit successive-  
analog input on one side and REF on the other, the  
analog signal is acquired. During the acquisition  
phase, the inputs to the comparator are balanced  
since both inputs are connected to REF.  
approximation ADC with an easy-to-use serial  
interface. The ADC can be operated from a 3V  
supply (2.7V to 3.6V) or from a 5V supply (4.75V to  
5.25V). When operated from either a 3V or 5V  
supply, the TSA7887 can operate at throughput  
rates up to 125ksps when an external 2 MHz clock is  
applied.  
During the conversion phase as shown in the  
equivalent circuit in Figure 2, Switch SW1 is moved  
from Position A to GND at Position B and Switch  
SW2 is opened. At this point in time, the inputs to  
In 8-pin SOIC and MSOP packages, the TSA7887  
integrates  
a
2.5-V reference,  
a
high-speed  
track/hold, a successive-approximation ADC, and a  
serial digital interface. An external serial clock is  
used to transfer data to/from the ADC and controls  
the TSA7887’s conversion process. The TSA7887  
can be configured for single- or two-channel  
operation. When configured as a single-channel  
ADC, the analog input range is 0 to VREF (where an  
externally applied VREF, if used, can range between  
1.2 V and VDD). When the TSA7887 is configured  
for two-channel applications, the analog input range  
on each channel is set internally from 0V to VDD.  
Figure 2: TSA7887’s Conversion Phase Equivalent  
Circuit  
the  
comparator  
become  
unbalanced.  
The  
TSA7887’s control logic and the charge-  
redistribution DAC work together to add or subtract  
fixed packets of charge from the sampling capacitor  
to balance once again the comparator input  
terminals. At the time when the comparator is  
rebalanced, the conversion process is complete and  
the ADC’s control logic generates the ADC serial  
output conversion data.  
If the TSA7887 is configured for single-channel  
operation, the TSA7887 can be operated in a read-  
only mode by applying a logic LOW at all times to  
the DIN pin (Pin 6) or by hard-wiring the DIN pin  
permanently to GND. For maximum flexibility to  
address multiple configurations based on the  
application, the DIN input can be used to load ADC  
configuration data from a host processor into the  
TSA7887’s 8-bit Control Register.  
Figure 3 illustrates the ideal transfer function for the  
TSA7887 where the output data is coded straight  
binary. Thus, the designed code transitions occur at  
successive integer LSB values (that is, at 1 LSB, at  
2 LSBs, etc) where the LSB size is VREF/4096.  
TSA7887 Operation and Transfer Function  
The TSA7887 is a successive-approximation ADC,  
the core of which is a charge-redistribution DAC.  
Figure 1 illustrates an equivalent circuit for the  
TSA7887 in signal acquisition phase. Here, Switch  
SW1 is in Position A and Switch SW2 is closed. With  
the sampling capacitor’s terminals connected to the  
Figure 1:TSA7887’s Acquisition Phase Equivalent  
Figure 3: TSA7887’s Unipolar Transfer Function for  
Circuit  
Straight Binary Digital Data.  
TSA7887DS r1p0  
Page 9  
RTFDS