欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F2808PZA 参数 Datasheet PDF下载

TMS320F2808PZA图片预览
型号: TMS320F2808PZA
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号处理器 [Digital Signal Processors]
分类和应用: 数字信号处理器
文件页数/大小: 145 页 / 1496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F2808PZA的Datasheet PDF文件第68页浏览型号TMS320F2808PZA的Datasheet PDF文件第69页浏览型号TMS320F2808PZA的Datasheet PDF文件第70页浏览型号TMS320F2808PZA的Datasheet PDF文件第71页浏览型号TMS320F2808PZA的Datasheet PDF文件第73页浏览型号TMS320F2808PZA的Datasheet PDF文件第74页浏览型号TMS320F2808PZA的Datasheet PDF文件第75页浏览型号TMS320F2808PZA的Datasheet PDF文件第76页  
SPRS230M – OCTOBER 2003 – REVISED MARCH 2011
www.ti.com
The CAN registers listed in
are used by the CPU to configure and control the CAN controller
and the message objects. eCAN control registers only support 32-bit read/write operations. Mailbox RAM
can be accessed as 16 bits or 32 bits. 32-bit accesses are aligned to an even boundary.
Table 4-7. CAN Register Map
(1)
REGISTER NAME
CANME
CANMD
CANTRS
CANTRR
CANTA
CANAA
CANRMP
CANRML
CANRFP
CANGAM
CANMC
CANBTC
CANES
CANTEC
CANREC
CANGIF0
CANGIM
CANGIF1
CANMIM
CANMIL
CANOPC
CANTIOC
CANRIOC
CANTSC
CANTOC
CANTOS
(1)
eCAN-A
ADDRESS
0x6000
0x6002
0x6004
0x6006
0x6008
0x600A
0x600C
0x600E
0x6010
0x6012
0x6014
0x6016
0x6018
0x601A
0x601C
0x601E
0x6020
0x6022
0x6024
0x6026
0x6028
0x602A
0x602C
0x602E
0x6030
0x6032
eCAN-B
ADDRESS
0x6200
0x6202
0x6204
0x6206
0x6208
0x620A
0x620C
0x620E
0x6210
0x6212
0x6214
0x6216
0x6218
0x621A
0x621C
0x621E
0x6220
0x6222
0x6224
0x6226
0x6228
0x622A
0x622C
0x622E
0x6230
0x6232
SIZE
(x32)
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Mailbox enable
Mailbox direction
Transmit request set
Transmit request reset
Transmission acknowledge
Abort acknowledge
Receive message pending
Receive message lost
Remote frame pending
Global acceptance mask
Master control
Bit-timing configuration
Error and status
Transmit error counter
Receive error counter
Global interrupt flag 0
Global interrupt mask
Global interrupt flag 1
Mailbox interrupt mask
Mailbox interrupt level
Overwrite protection control
TX I/O control
RX I/O control
Time stamp counter (Reserved in SCC mode)
Time-out control (Reserved in SCC mode)
Time-out status (Reserved in SCC mode)
DESCRIPTION
These registers are mapped to Peripheral Frame 1.
72
Peripherals
Copyright © 2003–2011, Texas Instruments Incorporated
Product Folder Link(s):