欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28232ZHHA 参数 Datasheet PDF下载

TMS320F28232ZHHA图片预览
型号: TMS320F28232ZHHA
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28232ZHHA的Datasheet PDF文件第57页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第58页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第59页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第60页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第62页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第63页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第64页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第65页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
www.ti.com  
SPRS439IJUNE 2007REVISED MARCH 2011  
3.6.1.2 PLL-Based Clock Module  
The devices have an on-chip, PLL-based clock module. This module provides all the necessary clocking  
signals for the device, as well as control for low-power mode entry. The PLL has a 4-bit ratio control  
PLLCR[DIV] to select different CPU clock rates. The watchdog module should be disabled before writing  
to the PLLCR register. It can be re-enabled (if need be) after the PLL module has stabilized, which takes  
131072 OSCCLK cycles. The input clock and PLLCR[DIV] bits should be chosen in such a way that the  
output frequency of the PLL (VCOCLK) does not exceed 300 MHz.  
Table 3-17. PLL Settings(1)  
SYSCLKOUT (CLKIN)  
PLLCR[DIV] VALUE(2) (3)  
PLLSTS[DIVSEL] = 0 or 1  
PLLSTS[DIVSEL] = 2  
OSCCLK/2  
PLLSTS[DIVSEL] = 3(4)  
0000 (PLL bypass)  
0001  
OSCCLK/4 (Default)  
(OSCCLK * 1)/4  
(OSCCLK * 2)/4  
(OSCCLK * 3)/4  
(OSCCLK * 4)/4  
(OSCCLK * 5)/4  
(OSCCLK * 6)/4  
(OSCCLK * 7)/4  
(OSCCLK * 8)/4  
(OSCCLK * 9)/4  
(OSCCLK * 10)/4  
Reserved  
OSCCLK  
(OSCCLK * 1)/2  
(OSCCLK * 2)/2  
(OSCCLK * 3)/2  
(OSCCLK * 4)/2  
(OSCCLK * 5)/2  
(OSCCLK * 6)/2  
(OSCCLK * 7)/2  
(OSCCLK * 8)/2  
(OSCCLK * 9)/2  
(OSCCLK * 10)/2  
Reserved  
0010  
0011  
0100  
0101  
0110  
0111  
1000  
1001  
1010  
1011 – 1111  
Reserved  
(1) By default, PLLSTS[DIVSEL] is configured for /4. (The boot ROM changes this to /2.) PLLSTS[DIVSEL] must be 0 before writing to the  
PLLCR and should be changed only after PLLSTS[PLLLOCKS] = 1.  
(2) The PLL control register (PLLCR) and PLL Status Register (PLLSTS) are reset to their default state by the XRS signal or a watchdog  
reset only. A reset issued by the debugger or the missing clock detect logic have no effect.  
(3) This register is EALLOW protected. See the TMS320x2833x, 2823x System Control and Interrupts Reference Guide (literature  
numberSPRUFB0 ) for more information.  
(4) A divider at the output of the PLL is necessary to ensure correct duty cycle of the clock fed to the core. For this reason, a DIVSEL value  
of 3 is not allowed when the PLL is active.  
Table 3-18. CLKIN Divide Options  
PLLSTS [DIVSEL]  
CLKIN DIVIDE  
0
1
2
3
/4  
/4  
/2  
/1(1)  
(1) This mode can be used only when the PLL is bypassed or off.  
The PLL-based clock module provides two modes of operation:  
Crystal-operation - This mode allows the use of an external crystal/resonator to provide the time base  
to the device.  
External clock source operation - This mode allows the internal oscillator to be bypassed. The device  
clocks are generated from an external clock source input on the X1 or the XCLKIN pin.  
Copyright © 2007–2011, Texas Instruments Incorporated  
Functional Overview  
61  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232