欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28232ZHHA 参数 Datasheet PDF下载

TMS320F28232ZHHA图片预览
型号: TMS320F28232ZHHA
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28232ZHHA的Datasheet PDF文件第51页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第52页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第53页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第54页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第56页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第57页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第58页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第59页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
www.ti.com  
SPRS439IJUNE 2007REVISED MARCH 2011  
IFR(12:1)  
IER(12:1)  
INTM  
INT1  
INT2  
1
CPU  
MUX  
0
INT11  
INT12  
Global  
Enable  
(Flag)  
(Enable)  
INTx.1  
INTx.2  
INTx.3  
INTx.4  
INTx.5  
From  
Peripherals  
or  
External  
Interrupts  
INTx  
MUX  
INTx.6  
INTx.7  
INTx.8  
PIEACKx  
(Enable)  
(Flag)  
(Enable/Flag)  
PIEIERx(8:1)  
PIEIFRx(8:1)  
Figure 3-7. Multiplexing of Interrupts Using the PIE Block  
Table 3-13. PIE Peripheral Interrupts(1)  
PIE INTERRUPTS  
CPU INTERRUPTS  
INTx.8  
INTx.7  
INTx.6  
INTx.5  
INTx.4  
INTx.3  
INTx.2  
INTx.1  
WAKEINT  
(LPM/WD)  
TINT0  
(TIMER 0)  
ADCINT  
(ADC)  
SEQ2INT  
(ADC)  
SEQ1INT  
(ADC)  
INT1  
INT2  
INT3  
INT4  
INT5  
INT6  
INT7  
INT8  
INT9  
XINT2  
XINT1  
Reserved  
EPWM6_TZINT  
(ePWM6)  
EPWM5_TZINT  
(ePWM5)  
EPWM4_TZINT  
(ePWM4)  
EPWM3_TZINT  
(ePWM3)  
EPWM2_TZINT  
(ePWM2)  
EPWM1_TZINT  
(ePWM1)  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
EPWM6_INT  
(ePWM6)  
EPWM5_INT  
(ePWM5)  
EPWM4_INT  
(ePWM4)  
EPWM3_INT  
(ePWM3)  
EPWM2_INT  
(ePWM2)  
EPWM1_INT  
(ePWM1)  
ECAP6_INT  
(eCAP6)  
ECAP5_INT  
(eCAP5)  
ECAP4_INT  
(eCAP4)  
ECAP3_INT  
(eCAP3)  
ECAP2_INT  
(eCAP2)  
ECAP1_INT  
(eCAP1)  
EQEP2_INT  
(eQEP2)  
EQEP1_INT  
(eQEP1)  
Reserved  
Reserved  
Reserved  
Reserved  
MXINTA  
(McBSP-A)  
MRINTA  
(McBSP-A)  
MXINTB  
(McBSP-B)  
MRINTB  
(McBSP-B)  
SPITXINTA  
(SPI-A)  
SPIRXINTA  
(SPI-A)  
DINTCH6  
(DMA)  
DINTCH5  
(DMA)  
DINTCH4  
(DMA)  
DINTCH3  
(DMA)  
DINTCH2  
(DMA)  
DINTCH1  
(DMA)  
SCITXINTC  
(SCI-C)  
SCIRXINTC  
(SCI-C)  
I2CINT2A  
(I2C-A)  
I2CINT1A  
(I2C-A)  
Reserved  
Reserved  
ECAN1_INTB  
(CAN-B)  
ECAN0_INTB  
(CAN-B)  
ECAN1_INTA  
(CAN-A)  
ECAN0_INTA  
(CAN-A)  
SCITXINTB  
(SCI-B)  
SCIRXINTB  
(SCI-B)  
SCITXINTA  
(SCI-A)  
SCIRXINTA  
(SCI-A)  
INT10  
INT11  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
LUF  
(FPU)  
LVF  
(FPU)  
INT12  
Reserved  
XINT7  
XINT6  
XINT5  
XINT4  
XINT3  
(1) Out of the 96 possible interrupts, 58 interrupts are currently used. The remaining interrupts are reserved for future devices. These  
interrupts can be used as software interrupts if they are enabled at the PIEIFRx level, provided none of the interrupts within the group is  
being used by a peripheral. Otherwise, interrupts coming in from peripherals may be lost by accidentally clearing their flag while  
modifying the PIEIFR. To summarize, there are two safe cases when the reserved interrupts could be used as software interrupts:  
1) No peripheral within the group is asserting interrupts.  
2) No peripheral interrupts are assigned to the group (example PIE group 11).  
Copyright © 2007–2011, Texas Instruments Incorporated  
Functional Overview  
55  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232